完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsueh, Chih-Wenen_US
dc.contributor.authorChung, Jen-Fengen_US
dc.contributor.authorVan, Lan-Daen_US
dc.contributor.authorLin, Chin-Tengen_US
dc.date.accessioned2014-12-08T15:46:12Z-
dc.date.available2014-12-08T15:46:12Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2078-0en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/31076-
dc.description.abstractFor an embedded processor, the cache design almost occupies half chip area and power consumption. According to Amdahl's law, if the power consumption of cache memories is reduced, the embedded processor can significantly save much power. However, the cache misses result in the penalty of thousands of cycles waiting and power consumption due to increasing the number of external memory access. Based on the above reason, the phased cache design is proposed and can largely improve the power consumption which wastes a set-associative cache. In this paper, the embedded pipelining processor without stalling and low-power phase cache is practiced with high-level simulation to achieve high-performance and low-power design. As experimental results, the proposed phase cache can reduce 44% power consumption compared with traditional one-access-cycle cache and eliminate pipeline stalls incurred by phased cache with only 6% gate count overhead.en_US
dc.language.isoen_USen_US
dc.titleAnticipatory access pipeline design for phased cacheen_US
dc.typeArticleen_US
dc.identifier.journalPROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10en_US
dc.citation.spage2342en_US
dc.citation.epage2345en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000258532102047-
顯示於類別:會議論文