完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsueh, Chih-Wen | en_US |
dc.contributor.author | Chung, Jen-Feng | en_US |
dc.contributor.author | Van, Lan-Da | en_US |
dc.contributor.author | Lin, Chin-Teng | en_US |
dc.date.accessioned | 2014-12-08T15:46:12Z | - |
dc.date.available | 2014-12-08T15:46:12Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2078-0 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31076 | - |
dc.description.abstract | For an embedded processor, the cache design almost occupies half chip area and power consumption. According to Amdahl's law, if the power consumption of cache memories is reduced, the embedded processor can significantly save much power. However, the cache misses result in the penalty of thousands of cycles waiting and power consumption due to increasing the number of external memory access. Based on the above reason, the phased cache design is proposed and can largely improve the power consumption which wastes a set-associative cache. In this paper, the embedded pipelining processor without stalling and low-power phase cache is practiced with high-level simulation to achieve high-performance and low-power design. As experimental results, the proposed phase cache can reduce 44% power consumption compared with traditional one-access-cycle cache and eliminate pipeline stalls incurred by phased cache with only 6% gate count overhead. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Anticipatory access pipeline design for phased cache | en_US |
dc.type | Article | en_US |
dc.identifier.journal | PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 | en_US |
dc.citation.spage | 2342 | en_US |
dc.citation.epage | 2345 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000258532102047 | - |
顯示於類別: | 會議論文 |