標題: | A reconfigurable MAC architecture implemented with mixed-V(t) standard cell library |
作者: | Wang, Li-Rong Chiu, Yi-Wei Hu, Chia-Lin Tu, Ming-Hsien Jou, Shyh-Jye Lee, Chung-Len 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2008 |
摘要: | In this paper, a 32-bit reconfigurable multiplication-accumulation architecture, which can execute flexibly one 32x32, two 16x16 or four 8x8 two's complement multiply-accumulation, is proposed and demonstrated. It is based on the modified Booth encoding scheme and designed with techniques of reducing sign-extension bits, removing one extra partial product row and adjusting the positions of hot signals but with elegant modifications. It is implemented with a 130nm mixed-V(t) CMOS standard cell library and shows saving of area and power consumption by approximately 16% and 14% respectively as compared to the previous design. |
URI: | http://hdl.handle.net/11536/31187 |
ISBN: | 978-1-4244-2078-0 |
ISSN: | 0271-4302 |
期刊: | PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 |
起始頁: | 3426 |
結束頁: | 3429 |
顯示於類別: | 會議論文 |