標題: | Characterizing bit permutation networks |
作者: | Chang, GJ Hwang, FK Tong, LD 應用數學系 Department of Applied Mathematics |
關鍵字: | multistage interconnection network;switching network;permutation routing;Sterling number;rearrangeably nonblocking |
公開日期: | 1-Jul-1999 |
摘要: | In recent years, many multistage interconnection networks using 2 x 2 switching elements have been proposed for parallel architectures. Typical examples are baseline networks, banyan networks, shuffle-exchange networks, and their inverses. As these networks are blocking, such networks with extra stages have also been studied extensively. These include Benes networks and Delta + Delta' networks. Recently, Hwang et al, studied k-extra-stage networks, which are a generalization of the above networks. They also investigated the equivalence issue among some of these networks. In this paper, we studied a more general class of networks, which we call (m + 1)-stage d-nary bit permutation networks. We characterize the equivalence of such networks by sequence of positive integers. (C) 1999 John Wiley & Sons, Inc. |
URI: | http://hdl.handle.net/11536/31233 |
ISSN: | 0028-3045 |
期刊: | NETWORKS |
Volume: | 33 |
Issue: | 4 |
起始頁: | 261 |
結束頁: | 267 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.