完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, HHen_US
dc.contributor.authorKer, MDen_US
dc.contributor.authorWu, JCen_US
dc.date.accessioned2014-12-08T15:46:57Z-
dc.date.available2014-12-08T15:46:57Z-
dc.date.issued1999-02-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://hdl.handle.net/11536/31556-
dc.description.abstractA novel dynamic-floating-gate technique is proposed to improve ESD robustness of the CMOS output buffers with small driving/sinking currents. This dynamic-floating-gate design can effectively solve the ESD protection issue which is due to the different circuit connections on the output devices. By adding suitable time delay to dynamically float the gates of the output NMOS/PMOS devices which are originally unused in the output buffer, the human-body-model (machine-model) ESD failure threshold of a 2-mA output buffer can be practically improved from the original 1.0 kV (100 V) up to greater than 8 kV (1500 V) in a 0.35-mu m bulk CMOS process. (C) 1998 Elsevier Science Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleDesign of dynamic-floating-gate technique for output ESD protection in deep-submicron CMOS technologyen_US
dc.typeArticleen_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume43en_US
dc.citation.issue2en_US
dc.citation.spage375en_US
dc.citation.epage393en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000077736000022-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000077736000022.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。