標題: | Capacitor-Less Design of Power-Rail ESD Clamp Circuit With Adjustable Holding Voltage for On-Chip ESD Protection |
作者: | Yeh, Chih-Ting Ker, Ming-Dou 電機學院 College of Electrical and Computer Engineering |
關鍵字: | Big field-effect transistor (BigFET);electrostatic discharge (ESD);holding voltage;power-rail ESD clamp circuit |
公開日期: | 1-Nov-2010 |
摘要: | The RC-based power-rail ESD clamp circuit with the n-channel metal-oxide-semiconductor (NMOS) transistor drawn in the layout style of big field-effect transistor (BigFET) has been utilized to effectively enhance the ESD robustness of CMOS ICs. In this work, a new ESD-transient detection circuit without using the capacitor has been proposed and verified in a 65 nm 1.2 V CMOS process. The layout area of the new ESD-transient detection circuit can be greatly reduced by more than 54%, as compared to the traditional RC-based ESD-transient detection circuit realized with capacitor. From the experimental results, the new proposed ESD-transient detection circuit with adjustable holding voltage can achieve long enough turn-on duration under the ESD stress condition, as well as better immunity against mistrigger and transient-induced latch-on event under the fast power-on and transient noise conditions. |
URI: | http://dx.doi.org/10.1109/JSSC.2010.2075370 http://hdl.handle.net/11536/32011 |
ISSN: | 0018-9200 |
DOI: | 10.1109/JSSC.2010.2075370 |
期刊: | IEEE JOURNAL OF SOLID-STATE CIRCUITS |
Volume: | 45 |
Issue: | 11 |
起始頁: | 2476 |
結束頁: | 2486 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.