完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWALKER, RCen_US
dc.contributor.authorSTOUT, CLen_US
dc.contributor.authorWU, JTen_US
dc.contributor.authorLAI, Ben_US
dc.contributor.authorYEN, CSen_US
dc.contributor.authorHORNAK, Ten_US
dc.contributor.authorPETRUNO, PTen_US
dc.date.accessioned2014-12-08T15:04:43Z-
dc.date.available2014-12-08T15:04:43Z-
dc.date.issued1992-12-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/4.173109en_US
dc.identifier.urihttp://hdl.handle.net/11536/3216-
dc.description.abstractA silicon bipolar transmitter and receiver chip pair transfers parallel data across a 1.5-GBd serial link. A new "conditional-invert master transition" code and phase-locked loop are described and analyzed that provide adjustment-free clock recovery and frame synchronization. The packaged parts require no external components and operate over a range of 700 to 1500 MHz using an on-chip VCO. The line code and handshake protocol have been accepted by the Serial-HIPPI implementor's group for serially transmitting 800-Mb/s HIPPI data, an ANSI standard, and by SCI-FI, an IEEE standard for interconnecting cooperating computers.en_US
dc.language.isoen_USen_US
dc.titleA 2-CHIP 1.5-GBD SERIAL LINK INTERFACEen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/4.173109en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume27en_US
dc.citation.issue12en_US
dc.citation.spage1805en_US
dc.citation.epage1811en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1992KB09700020-
dc.citation.woscount20-
顯示於類別:期刊論文


文件中的檔案:

  1. A1992KB09700020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。