標題: Design, fabrication and calibration of a novel MEMS logic gate
作者: Tsai, Chun-Yin
Chen, Tsung-Lin
機械工程學系
Department of Mechanical Engineering
公開日期: 1-Sep-2010
摘要: This paper presents the design, fabrication and calibration of a novel MEMS logic gate that can perform Boolean algebra as well as logic devices composed of solid-state transistors. Unlike existing designs, the proposed design can perform either NAND gate or NOR gate functions using the same mechanical structure, but different electrical interconnects. The proposed design imposes three requirements on the fabrication process: two voltage levels carried on a suspended plate, metal-to-metal contact between shuttle electrodes and fixed electrodes, and a low process temperature (<300 degrees C). To fulfill these requirements, the residual stress in the fabricated device is substantial which could impair the functionality of the device. Therefore, a novel in situ film stress calibration method is developed to assist the development of the fabrication process. In a prototype design, the fabricated device is 250 mu m long, 100 mu m wide and of 3.97 mu m gap. Experimental results show that the device can operate at 25/-25 V and 100 Hz, and achieve the proposed logic functions. In addition, several properties of this device are experimentally evaluated, including power consumption, on/off resistance, lifetime and resonant frequency.
URI: http://dx.doi.org/10.1088/0960-1317/20/9/095021
http://hdl.handle.net/11536/32261
ISSN: 0960-1317
DOI: 10.1088/0960-1317/20/9/095021
期刊: JOURNAL OF MICROMECHANICS AND MICROENGINEERING
Volume: 20
Issue: 9
結束頁: 
Appears in Collections:Articles


Files in This Item:

  1. 000281398800021.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.