完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, WCen_US
dc.contributor.authorLee, CLen_US
dc.contributor.authorChen, JEen_US
dc.date.accessioned2014-12-08T15:48:45Z-
dc.date.available2014-12-08T15:48:45Z-
dc.date.issued1998-09-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://hdl.handle.net/11536/32421-
dc.description.abstractA two-phase fault simulation scheme for sequential circuits is proposed. In this fault simulation, the input sequence is divided into two parts. In the first phase, fault free simulation is performed with the first sequence of patterns. In the second phase, fault simulation is performed with the rest of the patterns. Five cases of faults which result from two-phase fault simulation are discussed in detail. Significant speedup in simulation time can be obtained because this fault simulation approach can quickly drop Case 1 faults, which are time-consuming faults and would be considered undetectable in the traditional three-value fault simulation but are actually detected in exact fault simulation. Almost "exact" results can be obtained for detected faults except for a small percentage of over-detected-faults (ODFs) and under-detected-faults (UDFs).en_US
dc.language.isoen_USen_US
dc.subjectcomputer-aided-designen_US
dc.subjectdigital testingen_US
dc.subjectsequential circuitsen_US
dc.subjectfault simulationen_US
dc.subjectuntestable faultsen_US
dc.titleA two-phase fault simulation scheme for sequential circuitsen_US
dc.typeArticleen_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume14en_US
dc.citation.issue3en_US
dc.citation.spage669en_US
dc.citation.epage686en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000075744900009-
dc.citation.woscount0-
顯示於類別:期刊論文