完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Chia-Wen | en_US |
dc.contributor.author | Chen, Szu-Fen | en_US |
dc.contributor.author | Wu, Shih-Chieh | en_US |
dc.contributor.author | Lin, Guan-Liang | en_US |
dc.contributor.author | Lei, Tan-Fu | en_US |
dc.date.accessioned | 2014-12-08T15:49:10Z | - |
dc.date.available | 2014-12-08T15:49:10Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.issn | 0097-966X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/32675 | - |
dc.description.abstract | In this work, polycrystalline silicon thin-film transistors (poly-Si TFTs) with 50-nm nanowire (NW) channels fabricated without advanced photolithograph v I v using a sidewall spacer formation technique are proposed for the first time. Because the poly gate electrode is perpendicularly across poly-Si NW channels to form a tri-gate-like structure, the proposed poly-Si NW TFT owns an outstanding gate controllability. In summary, a simple and low-cost scheme is proposed to fabricate high-performance poly-Si NW TFT suitable for future display manufacturing and practical applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Spacer technique to fabricate pSi TFTs with 50nm nanowire channels | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2008 SID INTERNATIONAL SYMPOSIUM, DIGEST OF TECHNICAL PAPERS, VOL XXXIX, BOOKS I-III | en_US |
dc.citation.volume | 39 | en_US |
dc.citation.spage | 1185 | en_US |
dc.citation.epage | 1187 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000258530100296 | - |
顯示於類別: | 會議論文 |