完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Chia-Wenen_US
dc.contributor.authorChen, Szu-Fenen_US
dc.contributor.authorWu, Shih-Chiehen_US
dc.contributor.authorLin, Guan-Liangen_US
dc.contributor.authorLei, Tan-Fuen_US
dc.date.accessioned2014-12-08T15:49:10Z-
dc.date.available2014-12-08T15:49:10Z-
dc.date.issued2008en_US
dc.identifier.issn0097-966Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/32675-
dc.description.abstractIn this work, polycrystalline silicon thin-film transistors (poly-Si TFTs) with 50-nm nanowire (NW) channels fabricated without advanced photolithograph v I v using a sidewall spacer formation technique are proposed for the first time. Because the poly gate electrode is perpendicularly across poly-Si NW channels to form a tri-gate-like structure, the proposed poly-Si NW TFT owns an outstanding gate controllability. In summary, a simple and low-cost scheme is proposed to fabricate high-performance poly-Si NW TFT suitable for future display manufacturing and practical applications.en_US
dc.language.isoen_USen_US
dc.titleSpacer technique to fabricate pSi TFTs with 50nm nanowire channelsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 SID INTERNATIONAL SYMPOSIUM, DIGEST OF TECHNICAL PAPERS, VOL XXXIX, BOOKS I-IIIen_US
dc.citation.volume39en_US
dc.citation.spage1185en_US
dc.citation.epage1187en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000258530100296-
顯示於類別:會議論文