完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Wei-Kaien_US
dc.contributor.authorLiao, Ta-Chuanen_US
dc.contributor.authorWu, Chun-Yuen_US
dc.contributor.authorTu, Shih-Weien_US
dc.contributor.authorLiu, Yen-Tingen_US
dc.contributor.authorLin, Jun-Quanen_US
dc.contributor.authorCheng, Huang-Chungen_US
dc.contributor.authorChien, Feng-Tsoen_US
dc.contributor.authorChen, Wan-Luen_US
dc.contributor.authorChen, Chii-Wenen_US
dc.contributor.authorTai, Ya-Hsiangen_US
dc.date.accessioned2014-12-08T15:49:11Z-
dc.date.available2014-12-08T15:49:11Z-
dc.date.issued2008en_US
dc.identifier.issn0097-966Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/32686-
dc.description.abstractA novel T-shaped-gated (T-Gate) polycrystalline silicon thin-film transistor (poly-Si TFT) with in-situ vacuum gaps has been proposed and fabricated with a simple process. The T-Gate structure is formed only by a selective undercut-etching technology of the Mo/Al bi-layers. Then, vacuum gaps are in-situ embedded in this T-Gate structure subsequent to capping the SiH4-based passivation oxide under the vacuum process chamber. The proposed T-Gate poly-Si TFT has demonstrated to suppress the short-channel effects by simulated and measured characterization. It is attributed to the undoped offset region and vacuum gap to reduce the maximum electric field at drain Junction..en_US
dc.language.isoen_USen_US
dc.titleImproving electrical performance of the scaled low-temperature poly-Si thin film transistors using vacuum encapsulation techniqueen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 SID INTERNATIONAL SYMPOSIUM, DIGEST OF TECHNICAL PAPERS, VOL XXXIX, BOOKS I-IIIen_US
dc.citation.volume39en_US
dc.citation.spage1192en_US
dc.citation.epage1195en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000258530100298-
顯示於類別:會議論文