完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTSENG, CCen_US
dc.contributor.authorLIN, CZen_US
dc.contributor.authorHWANG, JKen_US
dc.contributor.authorLIN, KTen_US
dc.date.accessioned2014-12-08T15:04:47Z-
dc.date.available2014-12-08T15:04:47Z-
dc.date.issued1992-09-01en_US
dc.identifier.issn0165-6074en_US
dc.identifier.urihttp://hdl.handle.net/11536/3293-
dc.description.abstractThe combination of dataflow and von Neumann execution models is a recent trend in designing high speed computers. In this paper, a data-driven hybrid computer architecture is presented. Dynamic data-driven execution principle, instead of program counter, is used to control the execution of instructions in a von Neumann style pipelined architecture. Unlike normal dynamic dataflow architecture, data are explicitly stored in memory and their memory locations are used as tags. Matching operation is accomplished by a simple comparison of two counters and no special matching unit is required. With an ideal memory system, no bubble may occur in the pipe if sufficient parallelism exists in the program. Furthermore, multiple memory modules and short-circuit scheme are used to fulfill simultaneous memory requests. An extensive simulator has been designed to evaluate the proposed architecture. The experimental results show that the proposed architecture is promising.en_US
dc.language.isoen_USen_US
dc.titleA DATA DRIVEN HYBRID COMPUTER ARCHITECTUREen_US
dc.typeArticleen_US
dc.identifier.journalMICROPROCESSING AND MICROPROGRAMMINGen_US
dc.citation.volume35en_US
dc.citation.issue1-5en_US
dc.citation.spage89en_US
dc.citation.epage96en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:A1992JN55700018-
dc.citation.woscount0-
顯示於類別:期刊論文