標題: SWITCHED-CAPACITOR PIPELINED LOGARITHMIC A/D AND D/A CONVERTERS
作者: CHENG, MH
HUANG, TC
交大名義發表
電控工程研究所
National Chiao Tung University
Institute of Electrical and Control Engineering
關鍵字: CONVERTERS;CIRCUIT THEORY AND DESIGN
公開日期: 1-Dec-1991
摘要: The paper presents two switched-capacitor circuits with modest complexity to implement a pipelined logarithmic digital-analogue convertor (LDAC) and logarithmic analogue-digital convertor (LADC), respectively, which spend only one clock time per conversion. In addition, the effect of the capacitor-ratio mismatch on the conversion errors of the convertor circuits is discussed. Hence, from the available maximum capacitor-ratio value and mismatch of the present integrated circuit (IC) technology, the feasible bit length of the pipelined LDAC and LADC can be computed.
URI: http://hdl.handle.net/11536/3615
ISSN: 0956-3768
期刊: IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS
Volume: 138
Issue: 6
起始頁: 714
結束頁: 716
Appears in Collections:Articles


Files in This Item:

  1. A1991GT22800013.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.