完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Shih-Chingen_US
dc.contributor.authorChang, Ting-Changen_US
dc.contributor.authorLiu, Po-Tsunen_US
dc.contributor.authorWu, Yung-Chunen_US
dc.contributor.authorLin, Po-Shunen_US
dc.contributor.authorChen, Shih-Chengen_US
dc.contributor.authorChin, Jing-Yien_US
dc.contributor.authorSze, S. M.en_US
dc.contributor.authorChang, Chun-Yenen_US
dc.contributor.authorLien, Chen-Hsinen_US
dc.date.accessioned2014-12-08T15:05:07Z-
dc.date.available2014-12-08T15:05:07Z-
dc.date.issued2007-12-15en_US
dc.identifier.issn0257-8972en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.surfcoat.2007.07.111en_US
dc.identifier.urihttp://hdl.handle.net/11536/3652-
dc.description.abstractIn this work, we study a polycrystalline silicon thin-film transistor (poly-Si TFT) combined with a silicon-oxide-nitride-oxide-silicon (SONOS) stack gate dielectric and nanowire channels structure for the applications of transistor and nonvolatile memory. The proposed device named with NW SONOS-TFT has superior electrical characteristics of transistor and also can exhibit high program/erase (P/E) efficiency under adequate bias operation. The V-th decreases from 2.45 V to 1.76 V and subthreshold swing reduces from 0.57 V/decade to 0.42 V/decade. The programming V-th shift is improved from 2.2 V to 3.3 V at 14 V for 1 s and the erasing V-th shift is improved from -0.3 V to -1.3 V at -14 V for 1 s. The dramatic improvement can be attributed to the tri-gate structure and corner effect. In addition, the memory device has a promising data retention behavior at 85 degrees C and a 0.8 V memory window after 5 x 10(3) P/E cycles operations. Hence, the NW SONOS-TFT is suitable for application in the future system-on-panel display. (C) 2007 Elsevier B.V. All rights reserved.en_US
dc.language.isoen_USen_US
dc.subjectpoly-Sien_US
dc.subjectSONOSen_US
dc.subjectnanowireen_US
dc.subjectnonvolatile memoryen_US
dc.subjectthin film transistor (TFT)en_US
dc.titleCharacteristics of poly-Si TFT combined with nonvolatile SONOS memory and nanowire channels structureen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1016/j.surfcoat.2007.07.111en_US
dc.identifier.journalSURFACE & COATINGS TECHNOLOGYen_US
dc.citation.volume202en_US
dc.citation.issue4-7en_US
dc.citation.spage1287en_US
dc.citation.epage1291en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.department光電工程學系zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.contributor.departmentDepartment of Photonicsen_US
dc.identifier.wosnumberWOS:000251618900123-
顯示於類別:會議論文


文件中的檔案:

  1. 000251618900123.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。