完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳智偉en_US
dc.contributor.authorZhi-Wei Chenen_US
dc.contributor.author陳宏明en_US
dc.contributor.authorHung-Ming Chenen_US
dc.date.accessioned2014-12-12T01:14:14Z-
dc.date.available2014-12-12T01:14:14Z-
dc.date.issued2008en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009511694en_US
dc.identifier.urihttp://hdl.handle.net/11536/38214-
dc.description.abstract隨著製程技術的進步,我們越來越難達到零偏斜或接近零偏斜的時鐘 分配,即使經過一些常見的演算法來合成零偏斜的時鐘。在本篇論文 中,我們提出了一個方法,透過平衡各金屬層的繞線長,來增強時鐘 架構對製程變數的抗性。由實驗結果可以得知,我們的方法使用在無 插入緩衝器和插入緩衝器兩種時鐘樹合成,能比DME演算法更有效的 降低因製程變數所產生的偏斜。zh_TW
dc.description.abstractWith advanced manufacturing technology, it is getting difficult to have zero or almost zero-skew clock distribution, even the clock is synthesized to be zero-skew from conventional algorithms. In thiswork, we proposed a practical problem in clock construction with process variation awareness, which is to achieve the balance of the wirelength in preferred direction metal routing. Experimental results show that our approach (unbuffered and buffered clock tree syntheses) performs better than conventional DME algorithms in reducing the skew of the clock.en_US
dc.language.isoen_USen_US
dc.subject金屬平衡zh_TW
dc.subject時鐘樹zh_TW
dc.subject製程變數zh_TW
dc.subjectMetal Balanceen_US
dc.subjectClock Treeen_US
dc.subjectProcess Variationen_US
dc.title使用金屬平衡演算法來降低時鐘樹架構受製程變數的影響zh_TW
dc.titleOn Tolerating Process Variation with Metal Balance in Clock Tree Constructionen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 169401.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。