完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 陳智偉 | en_US |
dc.contributor.author | Zhi-Wei Chen | en_US |
dc.contributor.author | 陳宏明 | en_US |
dc.contributor.author | Hung-Ming Chen | en_US |
dc.date.accessioned | 2014-12-12T01:14:14Z | - |
dc.date.available | 2014-12-12T01:14:14Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT009511694 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/38214 | - |
dc.description.abstract | 隨著製程技術的進步,我們越來越難達到零偏斜或接近零偏斜的時鐘 分配,即使經過一些常見的演算法來合成零偏斜的時鐘。在本篇論文 中,我們提出了一個方法,透過平衡各金屬層的繞線長,來增強時鐘 架構對製程變數的抗性。由實驗結果可以得知,我們的方法使用在無 插入緩衝器和插入緩衝器兩種時鐘樹合成,能比DME演算法更有效的 降低因製程變數所產生的偏斜。 | zh_TW |
dc.description.abstract | With advanced manufacturing technology, it is getting difficult to have zero or almost zero-skew clock distribution, even the clock is synthesized to be zero-skew from conventional algorithms. In thiswork, we proposed a practical problem in clock construction with process variation awareness, which is to achieve the balance of the wirelength in preferred direction metal routing. Experimental results show that our approach (unbuffered and buffered clock tree syntheses) performs better than conventional DME algorithms in reducing the skew of the clock. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 金屬平衡 | zh_TW |
dc.subject | 時鐘樹 | zh_TW |
dc.subject | 製程變數 | zh_TW |
dc.subject | Metal Balance | en_US |
dc.subject | Clock Tree | en_US |
dc.subject | Process Variation | en_US |
dc.title | 使用金屬平衡演算法來降低時鐘樹架構受製程變數的影響 | zh_TW |
dc.title | On Tolerating Process Variation with Metal Balance in Clock Tree Construction | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |