完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳宇文en_US
dc.contributor.authorChen Yu-Wenen_US
dc.contributor.author蔡尚澕en_US
dc.contributor.authorTsai Shang-Hoen_US
dc.date.accessioned2014-12-12T01:14:23Z-
dc.date.available2014-12-12T01:14:23Z-
dc.date.issued2008en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009512556en_US
dc.identifier.urihttp://hdl.handle.net/11536/38263-
dc.description.abstract在本論文中,我們提出一種名為Radix-4的低密度同位檢查碼的解碼演算法,比較起傳統的解碼方式,可以得到更好誤碼率表現及吞吐量的增加。再者,我們將其實現在802.11n規格下分別為(1944,972)、(1296,648)及(648,324),完成一顆支援3個模式的低密度同位檢查碼解碼器。我們採用部分平行的架構來減少晶片面積。在台積電18um的製程下,所提的解碼器可以在操作頻率62.5MHz達到292~50Mbps的吞吐量。其面積為17.9mm2 ,而在供應電壓為1.62V下,平均消耗功率為145mW。zh_TW
dc.description.abstractIn this thesis, a new decoding algorithm called Radix-4 LDPC decoder is used to increase the throughput and achieve better BER performance. Moreover, a three-size (1944,972), (1296,648), and (648,324) LDPC decoder applied to IEEE 802.11n standard is implemented. The partially parallel scheme is used to decrease chip area as well as routing resource. The LDPC decoder was implemented with TSMC CMOS 18um process. The proposed decoder can achieve 292∼50Mbps decoding throughput rate under clock frequency of 62.5MHz. The core size is 17.9 mm2 and average power consumption with a 1.62V voltage supply is 145mW.en_US
dc.language.isoen_USen_US
dc.subject錯誤更正碼zh_TW
dc.subject低密度同位檢查碼zh_TW
dc.subject802.11nzh_TW
dc.subjecterror control codeen_US
dc.subjectLDPCen_US
dc.subject802.11nen_US
dc.title適用於802.11n之Radix-4 LDPC解碼器zh_TW
dc.titleA Radix-4 LDPC Decoder for 802.11nen_US
dc.typeThesisen_US
dc.contributor.department電控工程研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 255601.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。