完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Teng-Hungen_US
dc.contributor.authorDung, Lan-Rongen_US
dc.contributor.authorGuo, Jwin-Yenen_US
dc.contributor.authorYang, Kai-Jiunen_US
dc.date.accessioned2014-12-08T15:05:20Z-
dc.date.available2014-12-08T15:05:20Z-
dc.date.issued2007-11-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2007.906186en_US
dc.identifier.urihttp://hdl.handle.net/11536/3874-
dc.description.abstractThis paper presents a sigma-delta (Sigma Delta) analog-to-digital converter (ADC) for the extended bandwidth asymmetric digital subscriber line application. The core of the ADC is a cascaded 2-1-1 Sigma Delta modulator that employs a resonator-based topology in the first stage, three tri-level quantizers, and two different pairs of reference voltages. As shown in the experimental result, for a 2.2-MHz signal bandwidth, the ADC achieves a dynamic range of 86 dB and a peak signal-to-noise and distortion ratio of 78 dB with an oversampling ratio of 16. It is implemented in a 0.25 mu tm CMOS technology, in a 2.8 mm(2) active area including decimation filter and reference voltage buffers, and dissipates 180 mW from a 2.5-V power supply.en_US
dc.language.isoen_USen_US
dc.subjectanalog-to-digital conversionen_US
dc.subjectasymmetric digital subscriber line (ADSL)en_US
dc.subjectmultistageen_US
dc.subjectresonator-based topologyen_US
dc.subjectsigma-delta Sigma Delta modulationen_US
dc.titleA 2.5-V 14-bit, 180-mW cascaded Sigma Delta ADC for ADSL2+ applicationen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1109/JSSC.2007.906186en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume42en_US
dc.citation.issue11en_US
dc.citation.spage2357en_US
dc.citation.epage2368en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000250524500005-
顯示於類別:會議論文


文件中的檔案:

  1. 000250524500005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。