完整后设资料纪录
DC 栏位 | 值 | 语言 |
---|---|---|
dc.contributor.author | 简正忠 | en_US |
dc.contributor.author | Chien, Cheng-Chung | en_US |
dc.contributor.author | 李育民 | en_US |
dc.contributor.author | Lee, Yu-Min | en_US |
dc.date.accessioned | 2014-12-12T01:23:28Z | - |
dc.date.available | 2014-12-12T01:23:28Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT079413611 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/40750 | - |
dc.description.abstract | 当制程技术下降到奈米级尺度领域,制造的变化成为电路延迟越来越重要的部分。为电路最佳化使用边界模型(corner model)分析用过度不利的解严重过度限制系统。因此,我们需要统计型解决时序分析和最佳化的问题。考虑到空间相互关系(spatial correlations),这篇论文提出一个统计型置换(sizing)方法最佳化对规定电路的逻辑闸满足时序良率(timing yield)限制条件。利用主要成分分析 (principal component analysis)将通道长度(channel length) ,氧化层厚度(oxide thickness)和温度这类具有空间相互关系随机过程的物理和环境因素的参数转换成一组无相关性的随机变数。在先进的统计型灵敏度架构尺度包含全域参数,区域参数和逻辑闸的面积,置换问题的逻辑闸可以被有效地做最佳化。实验结果显示电路的面积大约可以减少平均9.9%透过被提出的统计型灵敏度架构方法。 | zh_TW |
dc.description.abstract | In the nano-scale of semiconductor technology, manufacturing variations become an increasingly significant part of circuit delay. Using corner model analysis for circuit optimization severely over-constrains the system in solutions with excessive penalties. Therefore, we need statistically analyze the circuit timing and optimize the design task. Considering the spatial correlation, this thesis presents a statistical sizing approach to optimize gates for a given circuit with satisfying the timing yield constraints. Firstly, the random processes of physical and environmental factors parameters such as the channel length, oxide thickness and temperature with spatial correlations are transformed to a set of uncorrelated random variables by using the principal component analysis. Then, with a developed statistical sensitivity based metric involving global parameters, local parameters and gate area, the gate sizing optimizing problem can be done effectively. The experimental results show that the area usage of circuits can be decreased about 9.9% in average by the proposed statistical sensitivity based method. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 统计型 | zh_TW |
dc.subject | 逻辑闸置换 | zh_TW |
dc.subject | 最佳化 | zh_TW |
dc.subject | 时序分析 | zh_TW |
dc.subject | 灵敏度 | zh_TW |
dc.subject | statistical | en_US |
dc.subject | gate sizing | en_US |
dc.subject | optimization | en_US |
dc.subject | timing analysis | en_US |
dc.subject | sensitivity | en_US |
dc.title | 在时序良率的限制条件下之统计型灵敏度的逻辑闸置换方法 | zh_TW |
dc.title | Statistical Sensitivity Based Gate Sizing Method Under Timing Yield Constraints | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 电信工程研究所 | zh_TW |
显示于类别: | Thesis |