完整後設資料紀錄
DC 欄位語言
dc.contributor.author歐陽有儀en_US
dc.contributor.authorOuYang, Yu-Yien_US
dc.contributor.author陳巍仁en_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2014-12-12T01:26:53Z-
dc.date.available2014-12-12T01:26:53Z-
dc.date.issued2009en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079595511en_US
dc.identifier.urihttp://hdl.handle.net/11536/41638-
dc.description.abstract本篇論文研製一個應用在0.18微米標準金氧半製程的低功率迴圈式類比數位資料轉換器,可以將輸入端的類比訊號轉換為數位訊號,以利於後級的數位信號處理。 為了達到低功率的要求,在此採用了單級的迴圈式架構,並可增加晶片面積的使用率。其中的運算放大器,可以操作在低功率下,同時達到高增益且不影響暫態的迴轉率(slew rate)。此外,每個循環處理3個位元,再加上時序重置技術(timing re-schedule technique),可以節省後面兩個循環的轉換時間,進而提高速度。本電路可以操作到每秒10個百萬次的資料速度,整體解析度為9個位元。整顆晶片消耗功率約3.6毫瓦。晶片面積是0.21平方毫米。zh_TW
dc.description.abstractThe thesis presents a solution of the low power cyclic analog to digital data converter which could convert the analog input signal into digital codes for digital signal processing in backend in standard 0.18-□m CMOS technology. Considering the requirement of low power, it adopts the single stage of cyclic scheme, and also improves the efficiency of the chip area. The operational amplifier can achieve low power and high gain without affecting the slew rate in transition behavior simultaneously. Besides, to speed up the conversion rate, there are 3bits in process every cycle, and the timing re-schedule technique is utilized to save more time in the last two cycles. It can operate in 10MHz/s for 9bits resolution. The total power dissipation is 3.6 mW, and the chip size is 0.21 mm2.en_US
dc.language.isozh_TWen_US
dc.subject迴圈式類比數位轉換器zh_TW
dc.subject開路放大器zh_TW
dc.subject時序重置zh_TW
dc.subjectcyclic ADCen_US
dc.subjectopen-loop amplifieren_US
dc.subjecttiming rescheduleen_US
dc.title低功率迴圈式類比數位資料轉換器zh_TW
dc.titleLow Power Cyclic Analog to Digital Data Converteren_US
dc.typeThesisen_US
dc.contributor.department電機學院IC設計產業專班zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 551102.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。