标题: 操作在次临界区域且使用拔靴带式中继器之超低功率晶片内部汇流排电路设计
An Ultra-Low Power Subthreshold On-Chip Bus Design with Bootstrapped Repeater Insertion
作者: 张家齐
Chang, Chia-Chi
苏朝琴
Su, Chau-Chin
电控工程研究所
关键字: 晶片内部汇流排;拔靴带式电路;次临界区域;置入中继器;超低功率消耗;on-chip bus;bootstrapped circuits;subthreshold region;repeater insertion;ultra-low power consumption
公开日期: 2010
摘要: 本论文提出一个置入了拔靴带式中继器的超低功率晶片内部汇流排系统,工作电压小于电晶体的门槛电压,大幅减少了电路的功率消耗。为了解决低压环境下,电晶体效能不足及严重的制程变异影响,本论文使用拔靴带式电路驱动中继器,增加小额的功率消耗即可大幅增加传输线系统的工作速度。在拔靴带式电路方面,设计了两种全新的拔靴带式电路,解决了传统拔靴带式电路所遭遇到的非理想效应,除了改善拔靴带式电路升降压的效果之外,更降低了电路在高速工作时所产生的抖动。
本论文使用的制程为UMC90nm,操作电压为0.2V,资料传输率在TT下可达到20Mbps。在TT下操作在20Mbps时,每条传输线的功率消耗为57.5nW,单位位元的功率消耗为0.02875pJ / bit,晶片布局面积为0.743mm2 (958um×776um)。
This thesis proposes an ultra-low power on-chip bus with bootstrapped repeater insertion. The supply voltage is less than the threshold voltage of MOSFET to reduce the power consumption. The poor driving capability of MOSFET and the serious process variation will affect the performance under low-voltage operation environment. For this reason, we employ the bootstrapped repeaters to solve these problems. Although the bootstrapped circuit consumes additional power, the system performance improves greatly. In this thesis, two novel bootstrapped circuits are proposed to solve non-ideal effects in conventional bootstrapped circuits. They not only improve the boosting efficiency, but also reduce the jitter for high-speed operation.
The chip is implemented in UMC90nm process, and the supply voltage is 0.2V. At TT corner, the data rate is 20Mbps. The total power is 57.5nW for a channel of 1cm long at 20Mbps. The power consumption per bit is 0.02875(pJ / bit). The chip area is 0.743mm2 (958um×776um).
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT079612589
http://hdl.handle.net/11536/41906
显示于类别:Thesis


文件中的档案:

  1. 258901.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.