標題: | Scalable short-open-interconnect S-Parameter de-embedding method for on-wafer microwave characterization of silicon MOSFETs |
作者: | Cho, Ming-Hsiang Wang, Yueh-Hua Wu, Lin-Kun 電信工程研究所 Institute of Communications Engineering |
關鍵字: | calibration;de-embedding;CMOS;microwave;parasitics;S-parameters |
公開日期: | 1-Sep-2007 |
摘要: | In this paper, we propose an accurate and scalable S-parameter de-embedding method for RF/microwave on-wafer characterization of silicon MOSFETs. Based on cascade configurations, this method utilizes planar open, short, and thru standards to estimate the effects of surrounding parasitic networks on a MOS transistor. The bulk-shielded open and short standards are used to simulate and de-embed the probe-pad parasitics. The thru standard are used to extract the interconnect parameters for subtracting the interconnect parasitics in gate and drain terminals of the MOSFET. To further eliminate the parasitics of dangling leg in source terminal of the MOSFET, we also introduce the microwave and multi-port network analysis to accomplish the two-port-to-three-port transformation for S-parameters. The MOSFET and its corresponding de-embedding standards were fabricated in a standard CMOS process and characterized up to 40 GHz. The scalability of the open, short, and thru standards is demonstrated and the performance of the proposed de-embedding procedure is validated by comparison with several de-embedding techniques. |
URI: | http://dx.doi.org/10.1093/ietele/e90-c.9.1708 http://hdl.handle.net/11536/4207 |
ISSN: | 0916-8524 |
DOI: | 10.1093/ietele/e90-c.9.1708 |
期刊: | IEICE TRANSACTIONS ON ELECTRONICS |
Volume: | E90C |
Issue: | 9 |
起始頁: | 1708 |
結束頁: | 1714 |
Appears in Collections: | Conferences Paper |