完整後設資料紀錄
DC 欄位語言
dc.contributor.authorVan, Lan-Daen_US
dc.contributor.authorLin, Chin-Tengen_US
dc.contributor.authorYu, Yuan-Chuen_US
dc.date.accessioned2014-12-08T15:05:45Z-
dc.date.available2014-12-08T15:05:45Z-
dc.date.issued2007-08-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://dx.doi.org/10.1093/ietfec/e90-a.8.1644en_US
dc.identifier.urihttp://hdl.handle.net/11536/4274-
dc.description.abstractIn this paper, we propose one low-computation cycle and power-efficient recursive discrete Fourier transform (DFT)/inverse DFT (IDFT) architecture adopting a hybrid of input strength reduction, the Chebyshev polynomial, and register-splitting schemes. Comparing with the existing recursive DFF/IDFI' architectures, the proposed recursive architecture achieves a reduction in computation-cycle by half. Appling this novel low-computation cycle architecture, we could double the throughput rate and the channel density without increasing the operating frequency for the dual tone multi-frequency (DTMF) detector in the high channel density voice over packet (VoP) application. From the chip implementation results, the proposed architecture is capable of processing over 128 channels and each channel consumes 9.77 mu W under 1.2 V@20MHz in TSMC 0.13 IP8M CMOS process. The proposed VLSI implementation shows the power-efficient advantage by the low-computation cycle architecture.en_US
dc.language.isoen_USen_US
dc.subjectchannel densityen_US
dc.subjecthigh density voice over packeten_US
dc.subjecthigh throughputen_US
dc.subjectlow-computation cycleen_US
dc.subjectpower efficiencyen_US
dc.subjectrecursive DFT/IDFTen_US
dc.titleVLSI architecture for the low-computation cycle and power-efficient recursive DFT/IDFT designen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1093/ietfec/e90-a.8.1644en_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE90Aen_US
dc.citation.issue8en_US
dc.citation.spage1644en_US
dc.citation.epage1652en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.department電控工程研究所zh_TW
dc.contributor.department教務處zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.contributor.departmentOffice of Academic Affairsen_US
dc.identifier.wosnumberWOS:000248934200021-
顯示於類別:會議論文