完整後設資料紀錄
DC 欄位語言
dc.contributor.author吳德倫en_US
dc.contributor.authorWu, Teh-Lunen_US
dc.contributor.author洪崇智en_US
dc.contributor.author陳巍仁en_US
dc.contributor.authorHung, Chung-Chihen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2014-12-12T01:35:24Z-
dc.date.available2014-12-12T01:35:24Z-
dc.date.issued2011en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079667501en_US
dc.identifier.urihttp://hdl.handle.net/11536/43782-
dc.description.abstract管線式類比數位轉換器具有高速及中高解析度的特性,因此為可攜式電子產品中經常使用之架構。其可藉由低電壓及功率最佳化設計,降低電路整體功率消耗。然而, 電路的非理想效應會進一步劣化管線式類比數位轉換器的性能,包含飄移電壓、運算放大器的非線性增益及電容的不匹配等效應造成之增益誤差。至今,文獻上有許多校正電路技術發表, 其可藉由離線或背景補償等方式, 提升轉換器電路之性能。 在不同的校正技術中,以統計相關為基底的校正技術(Correlation-based Calibration scheme) 被廣泛的使用著,而分割電容校正技術(split-capacitor Technique)即為實現的一種方式,然而,其架構具有輸入訊號振幅的限制。本論文則是在此架構下提出一個擴展其輸入訊號振幅的方法,並以C 語言描述的行為模型做驗證。模擬結果顯示一具有電容匹配誤差<1%的15位元導管式類比數位轉換器,在輸入訊號振幅等於-0.5dBFS下做校正後其SNDR可由未校正前的10.2bit提升到的14.8bitzh_TW
dc.description.abstractPipelined ADCs are widely applied in portable electronic devices due to the features of high speed and medium to high resolution. Its power dissipation can be further reduced by applying low voltage and power scaling techniques. However, the dynamic range of the input signal is severely limited under a low supply voltage. The non-idealities of the data converter, such as offset voltage and gain error caused by OpAmp nonlinearities, and capacitor mismatches, will further degrade its overall performance. Nowadays, several calibration techniques have been proposed in the literature. The performance of the data converter can be enhanced by means of off-line or background calibrations. Among different calibration techniques, correlation-based calibration scheme is widely adopted. The split-capacitor Technique is one of the power implement method among them. But the architecture has a limited input signal range, This thesis present a modified implement method, based on split-capacitor technique, with wide input range . The architecture is verified by simulation using an an ADC behavior model. The simulation result shows than after calibration, the SNDR of an 15b pipelined ADC with 1% capacitor mismatch can be improved from 63dB to 91dB.en_US
dc.language.isozh_TWen_US
dc.subject類比數位轉換器zh_TW
dc.subject校正zh_TW
dc.subject背景校正zh_TW
dc.subjectanalog-ditigal converteren_US
dc.subjectcalibrationen_US
dc.subjectbackground calibrationen_US
dc.title一個具有寬輸入範圍且基於統計相關性的數位背景校正類比數位轉換器zh_TW
dc.titleA Correlation-Based Digital Background Calibrated ADC with Wide Input Rangeen_US
dc.typeThesisen_US
dc.contributor.department電機學院電子與光電學程zh_TW
顯示於類別:畢業論文