完整後設資料紀錄
DC 欄位語言
dc.contributor.author龔敬文en_US
dc.contributor.author溫瓌岸en_US
dc.date.accessioned2014-12-12T01:35:36Z-
dc.date.available2014-12-12T01:35:36Z-
dc.date.issued2003en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009111622en_US
dc.identifier.urihttp://hdl.handle.net/11536/43835-
dc.description.abstract在本論文當中,我們比較了數種不同的快速傅立葉轉換演算法以及硬體架構。並且分析了不同快速傅立葉轉換演算法的算術計算複雜度,和比較數種快速傅立葉轉換處理器硬體架構在硬體成本、工作頻率、處理單元使用率上的優劣。最終,我們使用平行管線式架構來實現一個符合802.11a/g規範的低延遲高面積效益快速傅立葉轉換處理器。硬體實現上,使用聯電0.18微米製程,核心面積為1045微米*1045微米,工作頻率可達54.46 百萬赫茲。zh_TW
dc.description.abstractIn this thesis, we compared several kinds of algorithms and hardware architectures. We analyzed the computational load of different algorithms and compared their hardware costs, operation frequency and function unit utilizations. Based on the system requirements of IEEE 802.11a/g OFDM, we proposed a modified radix-8 pipeline based architecture to implement a low latency and area efficiency FFT/IFFT processor. The hardware was implemented using UMC 0.18μm technology with core size 1045μm*1045μm and operation speed 54.46MHz.en_US
dc.language.isoen_USen_US
dc.subject複立葉zh_TW
dc.subject複立葉轉換zh_TW
dc.subject實現zh_TW
dc.subjectFFT Processoren_US
dc.subjectImplementationen_US
dc.subject802.11aen_US
dc.subjectOFDMen_US
dc.title適用於正交分頻多工系統之快速傅立葉處理器設計zh_TW
dc.titleDesign and Implementation of FFT Processor for OFDM Systemen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文