完整後設資料紀錄
DC 欄位語言
dc.contributor.author莊修銘en_US
dc.contributor.authorChuang, Siou-Mingen_US
dc.contributor.author蘇朝琴en_US
dc.contributor.authorSu, Chau-Chinen_US
dc.date.accessioned2014-12-12T01:37:55Z-
dc.date.available2014-12-12T01:37:55Z-
dc.date.issued2010en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079712527en_US
dc.identifier.urihttp://hdl.handle.net/11536/44418-
dc.description.abstract本論文提出一低功率消耗的連續近似式類比數位轉換器應用在生醫訊號測量。本論文中提出了一新的切換方式,能有效地降低續近似式類比數位轉換器所需的切換能量。設計規格為100KS/s、12位元及10KS/s、8位元的類比數位轉換器。採用UMC 90nm CMOS Logic & Mixed-Mode 1P9M Low K Process的製程來實現。類比數位轉換器的模擬結果在100KS/s、12位元模式下訊號對雜訊諧波比為69.7dB、有效位元為11.28位元,在10KS/s、8位元模式下訊號對雜訊諧波比為48.4dB、有效位元為7.75位元。所消耗的功率分別為5.42uW與3.12uW,晶片佈局面積為1145um*951um。zh_TW
dc.description.abstractA low power Successive Approximation Analog-to-Digital Converter (SAR ADC) is presented. This thesis presents a new switching procedure which with low switching energy. The design is a 100KS/s、12 bit resolution and 10KS/s、8bit resolution analog-to-digital converter, using UMC 90nm CMOS Logic & Mixed-Mode 1P9M Low K Process. The simulation results show that the ADC, under 100KS/s and 12-bit mode, achieves an SNDR of 69.7dB,and the resultant ENOB is 11.28bits. Under 10KS/s and 8-bit mode, it achieves an SNDR of 48.4dB, and the resultant ENOB is 7.75 bits. The power consumption of the ADC converter in 12-bit and 8-bit mode is 5.42uW and 3.12uW, respectively. Finally, the chip area is 1145um*951um.en_US
dc.language.isozh_TWen_US
dc.subject連續近似式類比數位轉換器zh_TW
dc.subject生醫訊號量測系統zh_TW
dc.subjectSuccessive Approximation Analog-to-Digital Converteren_US
dc.subjectBiomedical Signal Recording Systemen_US
dc.title應用於生醫訊號紀錄之低耗能連續近似式類比數位轉換器設計zh_TW
dc.titleLow Power Successive Approximation Analog-to-Digital Converter for Biomedical Signal Recordingen_US
dc.typeThesisen_US
dc.contributor.department電控工程研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 252701.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。