完整後設資料紀錄
DC 欄位語言
dc.contributor.author王志宇en_US
dc.contributor.authorWang, Chih-Yuen_US
dc.contributor.author汪大暉en_US
dc.contributor.authorWang, Ta-Huien_US
dc.date.accessioned2014-12-12T01:46:22Z-
dc.date.available2014-12-12T01:46:22Z-
dc.date.issued2010en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079811564en_US
dc.identifier.urihttp://hdl.handle.net/11536/46736-
dc.description.abstract在本篇論文中,我們提出了一個新的方法來模擬高介電係數CMOS在經過高溫偏壓操作後截止電壓的分佈。在量測上我們使用快速暫態的量測技術來減少量測的延遲時間,我們發現在經過高溫偏壓操作後由於電子被捕捉使得電流發生階梯狀衰減的現象。 為了了解在高溫偏壓操作時的單電子捕捉的現象,我們首先萃取由於電子被捕捉時電流的衰減量的機率分佈,接著我們也建立了在施壓(stress)及回復(recovery)時的時間模型。由以上實驗所得到的參數進行蒙地卡羅模擬來預測經過高溫偏壓操作後截止電壓的分佈。zh_TW
dc.description.abstractIn this dissertation a new method to predict the post-stress threshold voltage distribution is introduced. We proposed the fast transient measurement, which minimizes the switching delay between stress and measurement. Consequently, a staircase-like post-positive bias temperature (PBT) current instability caused by single electron trapping is investigated. To analyze the characteristic of PBTI stress induced threshold voltage degradation. First, we extract the probability distribution of the single electron trapping induced drain current degradation. Second, the time model is developed in stress and recovery phase. According to the characterization of the single charge phenomenon, we proposed a Monte Carlo simulation to simulate the post-stress threshold voltage distribution.en_US
dc.language.isoen_USen_US
dc.subject偏壓溫度不穩定性zh_TW
dc.subject高介電係數金屬閘極電晶體zh_TW
dc.subjectbias temperature instabilityen_US
dc.subjectBTIen_US
dc.subjecthigh ken_US
dc.subjectmetal gateen_US
dc.title22奈米高介電係數金屬閘極電晶體之正向偏壓溫度不穩定性分析及模擬zh_TW
dc.titlePositive Bias Temperature Instability(PBTI) Analysis and Simulation in 22 nm High-k Metal Gate nMOSFETsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 156401.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。