完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tu, Ming-Hsien | en_US |
dc.contributor.author | Lin, Jihi-Yu | en_US |
dc.contributor.author | Tsai, Ming-Chien | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:06:27Z | - |
dc.date.available | 2014-12-08T15:06:27Z | - |
dc.date.issued | 2010-12-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2010.2071690 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/5014 | - |
dc.description.abstract | In this paper, asymmetrical Write-assist cell virtual ground biasing scheme and positive feedback sensing keeper schemes are proposed to improve the read static noise margin (RSNM), write margin (WM), and operation speed of a single-ended read/write 8 T SRAM cell. A 4 Kbit SRAM test chip is implemented in 90 nm CMOS technology. The test chip measurement results show that at 0.2 V V(DD), an operation frequency of 6.0 MHz can be achieved with power consumption of 10.4 mu W. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Low power | en_US |
dc.subject | low voltage | en_US |
dc.subject | single-ended SRAM | en_US |
dc.title | Single-Ended Subthreshold SRAM With Asymmetrical Write/Read-Assist | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/TCSI.2010.2071690 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 57 | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 3039 | en_US |
dc.citation.epage | 3047 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000285361200002 | - |
顯示於類別: | 會議論文 |