完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTu, Ming-Hsienen_US
dc.contributor.authorLin, Jihi-Yuen_US
dc.contributor.authorTsai, Ming-Chienen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2014-12-08T15:06:27Z-
dc.date.available2014-12-08T15:06:27Z-
dc.date.issued2010-12-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2010.2071690en_US
dc.identifier.urihttp://hdl.handle.net/11536/5014-
dc.description.abstractIn this paper, asymmetrical Write-assist cell virtual ground biasing scheme and positive feedback sensing keeper schemes are proposed to improve the read static noise margin (RSNM), write margin (WM), and operation speed of a single-ended read/write 8 T SRAM cell. A 4 Kbit SRAM test chip is implemented in 90 nm CMOS technology. The test chip measurement results show that at 0.2 V V(DD), an operation frequency of 6.0 MHz can be achieved with power consumption of 10.4 mu W.en_US
dc.language.isoen_USen_US
dc.subjectLow poweren_US
dc.subjectlow voltageen_US
dc.subjectsingle-ended SRAMen_US
dc.titleSingle-Ended Subthreshold SRAM With Asymmetrical Write/Read-Assisten_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1109/TCSI.2010.2071690en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume57en_US
dc.citation.issue12en_US
dc.citation.spage3039en_US
dc.citation.epage3047en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000285361200002-
顯示於類別:會議論文


文件中的檔案:

  1. 000285361200002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。