完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Chia-Ien_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2014-12-08T15:06:35Z-
dc.date.available2014-12-08T15:06:35Z-
dc.date.issued2010-07-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://dx.doi.org/10.1587/transfun.E93.A.1300en_US
dc.identifier.urihttp://hdl.handle.net/11536/5151-
dc.description.abstractIn deep submicron era, wire delay is no longer negligible and is becoming a dominant factor of the system performance. To cope with the increasing wire delay, several state-of-the-art architectural synthesis flows have been proposed for the distributed register architectures by enabling on-chip multicycle communication. In this article, we present a new performance-driven criticality-aware synthesis framework CriAS targeting regular distributed register architectures. To achieve high system performance, CriAS features a hierarchical binding-then-placement for minimizing the number of performance-critical global data transfers. The key ideas are to take time criticality as the major concern at earlier binding stages before the detailed physical placement information is available, and to preserve the locality of closely related critical components in the later placement phase. The experimental results show that CriAS can achieve an average of 14.26% overall performance improvement with no runtime overhead as compared to the previous art.en_US
dc.language.isoen_USen_US
dc.subjectmulticycle communicationen_US
dc.subjectarchitectural synthesisen_US
dc.subjecthigh-level synthesisen_US
dc.subjectperformance-drivenen_US
dc.subjectcriticality-drivenen_US
dc.titleA Hierarchical Criticality-Aware Architectural Synthesis Framework for Multicycle Communicationen_US
dc.typeArticleen_US
dc.identifier.doi10.1587/transfun.E93.A.1300en_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE93Aen_US
dc.citation.issue7en_US
dc.citation.spage1300en_US
dc.citation.epage1308en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000281342900003-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000281342900003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。