标题: 超大型积体组合电路自动测试图样产生系统
An Automatic Test Pattern Generation System for VLSI Combinational Circuits
作者: 江胜昌
Jiang, Sen-Chung
李崇仁
沈文仁
Lee, Chung-Len
Shen, Wen-Zen
电子研究所
关键字: 积体电路;故障涵盖率
公开日期: 1987
摘要: 本篇论文对超大型积体组合电路,研制一个很有效率的自动测试图样产生系统。这个系统有三个可供使用者选择的测试图样产生器,用来自动产生测试图样,而且使用一个很有效率的故障模拟汽来评估故障涵盖率(Fault Coverage)。三个测试图样产生器分别是:一个使用线性回授移位暂存器(LFSR)所做成的随机图样产生器,一个虚随机图样产生器(DISRUPT),一个改良的具有动态压(Dynamic Compacton)能力的决定性测试图样产生器(SLOPE1)。藉着和故障模拟器紧密的结合,这个系统比以前所发表过的系统产生较短的测试图样长度,达到更高的故障涵盖率。
In this thesis, an automatic test pattern generation(ATPG) system forVLSI combinational circuits is presented.
The presented ATPG system has three optional test pattern generators to generate tests and a fault simulation-ACCEPT to evaluate the fault coverage. The three test pattern generators include a random pattern generator with the linear feedback shift register(LFSR) technique, a pseudo-random pattern generator-DISRUPT, and a modified deterministic test pattern generator- SLOPE1 which, employs the dynamic compaction capability to increase the faul coverage. The LFSR generator and DISRUPT can be combined to use and they constitute a highly effective pseudo-random test generation procedure. The generators, incorporated with ACCEPT, make the ATPG system generate test sets much smaller than those reported by other published ATG systems while still achieving the same or better fault coverage with comparable system run times.
The ATPG system is implemented in C language on a SUN 3/280. workstation under UNIX operating system.
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT763430004
http://hdl.handle.net/11536/53548
显示于类别:Thesis