完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Wen-Yi | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:07:33Z | - |
dc.date.available | 2014-12-08T15:07:33Z | - |
dc.date.issued | 2010-02-01 | en_US |
dc.identifier.issn | 0741-3106 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/LED.2009.2037343 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/5939 | - |
dc.description.abstract | In high-voltage applications, large-array n-channel lateral DMOS (LA-nLDMOS) is usually required to provide high driving capability. However, without following the foundry-suggested electrostatic discharge (ESD) design guidelines in order to reduce total layout area, LA-nLDMOS is easily damaged once the parasitic bipolar junction transistor is triggered under ESD stresses. Accordingly, the bipolar triggering of LA-nLDMOS usually limits the ESD robustness of LA-nLDMOS, particularly in the open-drain structure. In this letter, a new layout arrangement for LA-nLDMOS has been proposed to suppress the bipolar triggering under ESD stresses. Measurement results in a 0.5-mu m 16-V bipolar CMOS DMOS process have confirmed that the new proposed layout arrangement can successfully increase the human-body-model ESD level of the LA-nLDMOS with effective width of 3000 mu m from the original 0.75 kV up to 2.75 kV. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Electrostatic discharge (ESD) | en_US |
dc.subject | lateral DMOS (LDMOS) | en_US |
dc.subject | open drain | en_US |
dc.title | New Layout Arrangement to Improve ESD Robustness of Large-Array High-Voltage nLDMOS | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/LED.2009.2037343 | en_US |
dc.identifier.journal | IEEE ELECTRON DEVICE LETTERS | en_US |
dc.citation.volume | 31 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 159 | en_US |
dc.citation.epage | 161 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000274018000023 | - |
dc.citation.woscount | 5 | - |
顯示於類別: | 期刊論文 |