完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 黃界堅 | en_US |
dc.contributor.author | HUANG, JIE JIAN | en_US |
dc.contributor.author | 項春申 | en_US |
dc.contributor.author | XIANG, CHUI KUN | en_US |
dc.date.accessioned | 2014-12-12T02:14:28Z | - |
dc.date.available | 2014-12-12T02:14:28Z | - |
dc.date.issued | 1994 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT834430007 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/59915 | - |
dc.description.abstract | In this thesis, two important methods in Field Programming Gate Array (FPGA) partitioning for area minimization are investigated. The first method is the recursive Fiduccia- Mattheyses heuristic (RFM) which is a straightforward and fast method. This method uses the FM heuristic repeatedly to cut the input netlist. However, the result isn't good. An improvement scheme by repeatedly splitting and merging part of the input netlist is proposed. The cluster with the fewest gates is the seed for selecting other clusters. Then we merge selected clusters and repartition them. As compared with partitioning the whole netlist, the complexity of the problem is reduced, and as a result, the probability of getting better results is increased. Both RFM and the proposed scheme are implemented and tested by benchmarks from MCNC. As we expect, the experimental results show that the proposed scheme archives much improvement compare to RFM. | zh_TW |
dc.language.iso | en_US | en_US |
dc.subject | 用戶可程式邏輯閘陣列 | zh_TW |
dc.subject | 分割 | zh_TW |
dc.subject | 圖形分割 | zh_TW |
dc.subject | 硬體模擬器 | zh_TW |
dc.subject | 電子工程 | zh_TW |
dc.subject | FPGA | en_US |
dc.subject | partition | en_US |
dc.subject | graph partition | en_US |
dc.subject | hardware emulator | en_US |
dc.subject | ELECTRONIC-ENGINEERING | en_US |
dc.title | FPGA分割問題之研究 | zh_TW |
dc.title | FPGA Partitioningzeng | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |