Full metadata record
DC FieldValueLanguage
dc.contributor.author黃界堅en_US
dc.contributor.authorHUANG, JIE JIANen_US
dc.contributor.author項春申en_US
dc.contributor.authorXIANG, CHUI KUNen_US
dc.date.accessioned2014-12-12T02:14:28Z-
dc.date.available2014-12-12T02:14:28Z-
dc.date.issued1994en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT834430007en_US
dc.identifier.urihttp://hdl.handle.net/11536/59915-
dc.description.abstractIn this thesis, two important methods in Field Programming Gate Array (FPGA) partitioning for area minimization are investigated. The first method is the recursive Fiduccia- Mattheyses heuristic (RFM) which is a straightforward and fast method. This method uses the FM heuristic repeatedly to cut the input netlist. However, the result isn't good. An improvement scheme by repeatedly splitting and merging part of the input netlist is proposed. The cluster with the fewest gates is the seed for selecting other clusters. Then we merge selected clusters and repartition them. As compared with partitioning the whole netlist, the complexity of the problem is reduced, and as a result, the probability of getting better results is increased. Both RFM and the proposed scheme are implemented and tested by benchmarks from MCNC. As we expect, the experimental results show that the proposed scheme archives much improvement compare to RFM.zh_TW
dc.language.isoen_USen_US
dc.subject用戶可程式邏輯閘陣列zh_TW
dc.subject分割zh_TW
dc.subject圖形分割zh_TW
dc.subject硬體模擬器zh_TW
dc.subject電子工程zh_TW
dc.subjectFPGAen_US
dc.subjectpartitionen_US
dc.subjectgraph partitionen_US
dc.subjecthardware emulatoren_US
dc.subjectELECTRONIC-ENGINEERINGen_US
dc.titleFPGA分割問題之研究zh_TW
dc.titleFPGA Partitioningzengen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
Appears in Collections:Thesis