标题: | AAL Type 1 晶片设计 Design of an ALL Type 1 Chip |
作者: | 方亮宏 Fang, Lian-Hong 李程辉 Lee Tsern-Huei 电信工程研究所 |
关键字: | 非同步传输模式;封包;标头;荷载;定位元传输率;同步余时戳记法;ATM;Cell;Header;Payload;Constant Bit Rate;SRTS |
公开日期: | 1995 |
摘要: | ATM网路卡的制作方兴未艾,其目的就是在小型系统测试ATM技术的成熟度 。以制成网路卡为目标的AAL Type 1 晶片,可完成一些ATM层和AAL层的 功能,包括封包组合(Cell Assembly)、 封包分解(Cell Disassembly)以 及在电路模拟(Circuit Emulation)的同时所使用的同步余时戳记法( Synchronous Residual Time Stamp;SRTS)。所花费的种种心思和努力就 是希望在定位元传输率(Constant Bit Rate;CBR)传送资料的同时,也能 让通讯双方知道彼此的时序讯息,以作为回复时序所用;本论文利用 Xilinx这家公司为FPGA(Field Programmable Gate Array)所出的电脑辅 助设计应用软体来设计电路,所得时序图亦为其模拟结果。透过电话线所 传送的资料型态必将成为将来宽频整合服务数位网路(BISDN)之重要环节 ,由此可窥见AAL Type 1晶片的设计和制作是有其发展的必要性。 In order to experiment the ATM technology in a subsystem, implementation of the Network Interface Card (NIC) has been actively executed. We have conducted the AAL type 1(AAL 1) chip design for NIC. The chip performs ATM layer and AAL 1 functions such as cell assembly, cell disassembly, Synchronous Residual Time Stamp(SRTS) for circuit emulation. The intend of these development efforts isto transfer service data units with a constant bit rate and timing information between source and destination. In the thesis, we use Xilinx Viewlogic to process our design for circuits and simulation. While the transport of currently exsitingxisting circuit-based signals is believed to be an important feature of B-ISDN,it isnecessary to design and implement an AAL 1 chip. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT840435016 http://hdl.handle.net/11536/60766 |
显示于类别: | Thesis |