標題: | 超純量複雜指令集微處理機執行核心之探討 Issues of the RISC Execution Core for a Superscalar CISC Microprocessor |
作者: | 許裕仁 Xu, Yu-Ren 陳昌居 Chen, Chang-Ju 資訊科學與工程研究所 |
關鍵字: | 超純量微處理機;資訊;電腦科學;ROP86;superscalar;register renaming;INFORAMTION;COMPUTER-SCIENCE |
公開日期: | 1996 |
摘要: | Originally, Intel x86 processor is a scalar CISC processor, i.e. it can finish one x86 instruction per cycle at the most. Due to the inhibitive cost and the limitation of semiconductor process technology and electrical property, we cannot lift up the clock speed of x86 processor unendingly to gain much more performance improvement. It seems straightforward that we can build a 2-way issue superscalar x86 processor just by adding another one integer pipeline to he original scalar x86 architecture. But the inherent characteristics of x86 instruction set constrain the overall improvement.One way to approach the superscalar x86 processor design is to start with a pure microcoded scalar implementation, without hardwired control and special techniques employed in the Intel x86 processor. The goal in this case would be to archive parallel execution of microinstructions in a superscalar pipeline. The advantages of this approach is that it converts complex x86 instructions into sequences of microinstructions that are much easier to deal with.Although we can design a superscalar CISC processor with RISC execution core to improve overall performance. In this design, the other advantage is that we can save a lot of money and time by using existed technique or implementation for RISC processor to build the RISC execution core [7]. But the thing is not so good, we need to adapt the existed RISC design to fit the CISC architecture. We will address theses issues and advise possible solutions. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT854392003 http://hdl.handle.net/11536/62478 |
Appears in Collections: | Thesis |