完整後設資料紀錄
DC 欄位語言
dc.contributor.author李建志en_US
dc.contributor.authorChien-Chih Leeen_US
dc.contributor.author周復芳en_US
dc.contributor.authorDr. Christina F. Jouen_US
dc.date.accessioned2014-12-12T02:19:48Z-
dc.date.available2014-12-12T02:19:48Z-
dc.date.issued2004en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009167549en_US
dc.identifier.urihttp://hdl.handle.net/11536/63669-
dc.description.abstract本論文研製低相位雜訊之Ku頻段鎖相震盪器。主要分為兩部份,第一部份使用一般直接除頻架構之鎖相迴路來實現鎖相震盪器。第二部份使用混波器取代直接除頻架構中之除頻器來實現鎖相震盪器。利用混波器相位雜訊之特性來取代除頻器以降低整個迴路的除頻比例,藉此來改善輸出端之相位雜訊。兩種架構之電路同時被分析並實現。本論文測試結果顯示使用混波器取代直接除頻架構中之除頻器之架構於15.2 GHz距離載波100KHz之相位雜訊為-106.33 dBc/Hz,此結果優於直接除頻架構,以本論文所測試結果,相位雜訊能夠改善8.84 dB。zh_TW
dc.description.abstractThe thesis is low phase noise architecture study of a Ku band phase locked oscillator. The content is divided into two parts. In section 1, the general direct division architecture is used to implement phase locked oscillator (PLO). In section 2, mixer is used to replace frequency divider in general architecture. Using mixer to replace frequency divider can reduce the frequency division ratio and improve output phase noise performance. Two kinds of architectures are analyzed and produced. The test results show that using mixer to replace frequency divider can improve the output phase noise. The phase noise at 15.2 GHz offset carrier 100 KHz is –106.33 dBc/Hz. It is 8.84 dB better than the direct division architecture.en_US
dc.language.isoen_USen_US
dc.subject鎖相迴路zh_TW
dc.subject震盪器zh_TW
dc.subject相位雜訊zh_TW
dc.subject混波器zh_TW
dc.subject除頻器zh_TW
dc.subjectPhase locked loopen_US
dc.subjectVCOen_US
dc.subjectphase noiseen_US
dc.subjectmixeren_US
dc.subjectfrequency divideren_US
dc.title低相位雜訊架構之ku頻段鎖相震盪器zh_TW
dc.titleLow Phase Noise Architecture Study of a Ku Band Phase Locked Oscillatoren_US
dc.typeThesisen_US
dc.contributor.department電機學院電信學程zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 754901.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。