完整後設資料紀錄
DC 欄位語言
dc.contributor.author吳憲宏en_US
dc.contributor.authorHsien Hung Wuen_US
dc.contributor.author李崇仁en_US
dc.contributor.authorChung Len Leeen_US
dc.date.accessioned2014-12-12T02:20:51Z-
dc.date.available2014-12-12T02:20:51Z-
dc.date.issued1998en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT870428117en_US
dc.identifier.urihttp://hdl.handle.net/11536/64408-
dc.description.abstract在深次微米積體電路中,串音,雜波,的發生將更為頻繁。本論文研究雜波如何在CMOS電路中傳播,並提出細胞單元時序模型來描述雜波的傳播。首先我們分析雜波之最小幅度及時間,與邏輯閘之傳播延遲時間的關係。並且,當一邏輯閘的輸入端,其一為雜波而另一為邊緣信號,或是輸入均為雜波時的傳播條件也予以研究。基於以上分析的結果,一個以細胞單元電路為主,並包含雜波的時序模型將被提出。藉此時序模型來推導一簡單例子所得的結果,發現與SPICE模擬的結果相當接近。zh_TW
dc.description.abstractIn the deep submicron ULSI digital circuit, the coupling noise, spike, appears very often. This thesis studies how the spike can propagate through a CMOS circuit and proposes a cell-based timing model to describe this spike propagation. At first, it analyzes the relationship between the minimum duration and the amplitude of a spike with the propagation delay of a gate in order to propagate the spike. Also the condition of propagating a spike through a gate when it arrives at the gate with an edge or another spike is studied. Based on the results, a cell-based timing model which considers spikes is proposed. A simple example is given to derive the output response by utilizing this model and the result is in agreement with that obtained from the SPICE simulation.en_US
dc.language.isozh_TWen_US
dc.subject雜波zh_TW
dc.subject傳播zh_TW
dc.subjectCMOS 細胞單元電路zh_TW
dc.subject時序模型zh_TW
dc.subject傳播延遲時間zh_TW
dc.subject深次微米積體電路zh_TW
dc.subjectSpikeen_US
dc.subjectPropagationen_US
dc.subjectCMOS Cell Based Circuiten_US
dc.subjectTiming Modelen_US
dc.subjectPropagation Delayen_US
dc.subjectDeep submicron ULSI digital circuiten_US
dc.title於 CMOS細胞單元電路之雜波傳播及處理雜波之時序模型zh_TW
dc.titleSpike Propagation in CMOS Cell Based Circuit and a Timing Model Handling Spikeen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文