完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorHuang, Shih-Haoen_US
dc.date.accessioned2014-12-08T15:08:28Z-
dc.date.available2014-12-08T15:08:28Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0786-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/6534-
dc.description.abstractThis paper presents the design of a monolithically integrated CMOS optical receiver, including a photo detector, a transimpedance amplifier, and a post limiting amplifier on a single chip. A novel PIN detector is proposed and adopted in this design without technology modification. The optical receiver is capable of delivering 420 mV(pp) to 50 Omega output load and operating up to 2.5 Gbps without an equalizer. Implemented in a generic 0.18 mu m CMOS technology, the total power dissipation is 138 mW. The chip size is 0.53 mm(2).en_US
dc.language.isoen_USen_US
dc.titleA 2.5 Gbps CMOS fully integrated optical receicer with lateral PIN detectoren_US
dc.typeArticleen_US
dc.identifier.journalPROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCEen_US
dc.citation.spage293en_US
dc.citation.epage296en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000252233200067-
顯示於類別:會議論文