完整後設資料紀錄
DC 欄位語言
dc.contributor.author方俊傑en_US
dc.contributor.author陳紹基en_US
dc.contributor.authorS.G.Chenen_US
dc.date.accessioned2014-12-12T02:25:31Z-
dc.date.available2014-12-12T02:25:31Z-
dc.date.issued2000en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT890428065en_US
dc.identifier.urihttp://hdl.handle.net/11536/67140-
dc.description.abstract本論文針對幾種傅立葉演算法去分析比較其算術複雜度, 並對不同的架構做硬體效率、硬體花費和速度上的比較分析。最後,我們提出一種高效率的二基數蝴蝶處理單元的設計,使複數乘法器的使用效率從傳統的百分之五十提昇至百分之百,並且可以達到加速的功能。另外,我們亦針對傳統複數乘法器做化簡,使複數乘法器由原來的三個乘法器、五個加法器變成三個乘法器、四個加法器。因此,可以節省一個加法器。zh_TW
dc.description.abstractIn this thesis, we analyze the computational complexity of several FFT algorithms. And we compare the hardware utilization efficiency, the hardware cost, and speed of different architecture. At last, we propose a hardware-efficient architecture and the utilization efficiency of complex multiplier is from half utilization efficiency to full utilization efficiency, and the speed is two times of conventional case. Besides, we also simplify the conventional complex multiplier composed of 3 multipliers and 5 adders and get a complex multiplier composed of 3 multipliers and 4 adders. Hence, one adder can be saved.en_US
dc.language.isoen_USen_US
dc.subject快速傅立葉轉換zh_TW
dc.subject離散傅立葉轉換zh_TW
dc.subjectFFTen_US
dc.subjectDFTen_US
dc.title快速傅立葉轉換處理器設計zh_TW
dc.titleDesign of FFT Processoren_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文