Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 許立誠 | en_US |
dc.contributor.author | Li-Cheng Hsu | en_US |
dc.contributor.author | 尉應時 | en_US |
dc.contributor.author | Winston I. Way | en_US |
dc.date.accessioned | 2014-12-12T02:25:43Z | - |
dc.date.available | 2014-12-12T02:25:43Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT890435013 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/67293 | - |
dc.description.abstract | 本論文中我們以FPGA設計與實證了一個DS-3 DQPSK數據機。此數據機包含傳送機和接收機。傳送機包含串列到並列的轉換器、單極性到雙極性的轉換器、差分編碼器、有限脈衝響應低通濾波器和數位化實行的I/Q 調變器。 而接收機則包含延遲電路、定點數運算乘法器、有限脈衝響應低通濾波器、決策電路和並列到串列的轉換器。所有此些元件均被我們所設計、模擬與驗證,而最後被實行在單一FPGA晶片上。 | zh_TW |
dc.description.abstract | In this thesis, we design and implement an FPGA-based DS-3 DQPSK Modem. The transmitter is composed of a serial to parallel converter, an uni-polar to bi-polar converter, a differential encoder, an FIR LP filter and a digitally implemented I/Q modulator. The receiver is composed of a delay circuit, a fixed-point multiplier, an FIR LP filter, a decision circuit and a parallel to serial converter. All of these parts are designed, simulated and verified, and finally implemented on a single FPGA chip. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 有限脈衝響應低通濾波器 | zh_TW |
dc.subject | 串列到並列的轉換器 | zh_TW |
dc.subject | 並列到串列的轉換器 | zh_TW |
dc.subject | 差分編碼器 | zh_TW |
dc.subject | I/Q 調變器 | zh_TW |
dc.subject | 數據機 | zh_TW |
dc.subject | FPGA | en_US |
dc.subject | DQPSK | en_US |
dc.subject | S/P | en_US |
dc.subject | P/S | en_US |
dc.subject | Differential Encoder | en_US |
dc.subject | I/Q modulators | en_US |
dc.subject | Modem | en_US |
dc.title | 以FPGA設計與實證之DS-3 DQPSK數據機 | zh_TW |
dc.title | FPGA-based DS-3 DQPSK Modem Design and Implementation | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
Appears in Collections: | Thesis |