标题: | 使用质数分解理论之 余旋转换/逆余旋转换 处理器设计 Scalable DCT/IDCT Processor Design Using Prime-Factor Algorithm |
作者: | 蔡仁杰 TASI JEN CHIEH 董兰荣 Dr. Lan Rong Dung 电控工程研究所 |
关键字: | 余旋转换;质数分解;处理器;DCT;Prime-Factor;Processor;Scalable |
公开日期: | 2000 |
摘要: | 离散余弦转换,已经被广泛的运用在各种讯号处理上,像是影像压缩、语音压缩等,为了达到即时的目的,有许多快速的理论与研究被提出,但是这些研究大部分都只局限在一维或是二维的领域上,且可处理的点数都是固定的,这对使用者来说,容易造成弹性不足的问题。 针对这个问题,本论文提出一个可扩充,且参数化的余弦 / 逆余弦转换处理器架构,利用质数分解的理论将一维的余弦转换分解成二维,则这个架构就可以同时处理一维、二维的余弦 / 逆余弦转换,而且具有可扩充、运算单元规则的特性。同时,我们也会将这个架构实现成晶片。 我们以TSMC 0.35um 的制程制造这颗晶片,其操作频率为45.5M Hz,使用CIC的标准封装,100 LD CQFP, 晶片的面积为3.15 3.15 。 DCT ( Discrete Cosine Transform ) has been widely used in digital signal processing , especially in image and audio processing. Although a large number of papers have been proposed to meet the real-time requirements, most of them can only deal with either 1-D or 2-D DCT/IDCT and the fixed-length DCT/IDCT. In order to increase the flexibility, this thesis proposes a scalable, parameterized DCT/IDCT processor using Prime-Factor Algorithm (PFA). The proposed architecture can perform both 1-D and 2-D variable length DCT/IDCT and features high degree of regularity and modularity. Finally, a prototype chip has been built using TSMC 0.35mm CMOS technology. The chip is packaged by 100 LD CQFP and can be operated at 45.5 MHz. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT890591063 http://hdl.handle.net/11536/67832 |
显示于类别: | Thesis |