标题: 具鳍状通道之萧特基源/汲极SOI场效电晶体之制作与分析
Fabrication and Characterization of SOI FinFETs with Schottky Barrier Source/Drain
作者: 侯福居
Fu Ju Hou
黄调元
林鸿志
Tiao Yuan Huang
Horng Chih Lin
电机学院电子与光电学程
关键字: 鳍状通道;萧特基;FinFET;Schottky Barrier
公开日期: 2001
摘要: 在本篇论文中,我们提出并验证了一种新结构的奈米元件,此一元件是以Fin结构为基础而制作于SOI晶片上,更结合了以金属矽化物形成之源/汲极和电场感应出的源/汲极延伸区为其主要特色。在元件的制作上,我们首先以电子束微影系统及选用NEB-22和HSQ两种电子光阻来检测奈米线宽的制作能力。HSQ电子光阻有着高对比及线宽变动性较小之特性,因此很容便可获得50奈米以下之线宽,但其所须之剂量太高及邻近效应问题将阻碍其实用性。因此在本实验中选用NEB-22电子光阻配合适当的氨水处理以得到50奈米之线宽。另外在蚀刻技术上,我们使用先进的TCP蚀刻系统,发展出新的制程条件使得矽与二氧化矽的蚀刻比可达到200倍,且于蚀刻后得到相当笔直的轮廓并应用于元件的制作。
这新元件是以金属矽化物代替高掺杂的半导体作为源/汲极之用,使得其在制程上较为简单且制程温度较低。然而传统的萧特基源/汲极元件由于金属与半导体接面在汲极为高电场下易产生场发射(field emission)的漏电流机制,造成其具有较大之漏电流而大大地降低其开/闗之电流比,也因此扼杀了萧特基电晶体的实用性。然而在这新元件中加上的汲极延伸(field-induced extensions)结构能完全地抑制此一漏电流机制,且元件导通电流亦随着延伸区电压加大而增大,完全地改善了传统萧特基源/汲极元件的缺点。
在元件的操作及特性上,以二矽化钴作为源/汲极的元件在同一个元件上能藉着改变两个闸极(main-gate and sub-gate)的电压极性而具有两种模式(n通道及 p通道)的操作能力,且两种操作模式都展现了良好的特性。从量测中,我们在同一元件中得到两种模式操作下的开/闗电流比都接近于109,且因Fin结构的作用, 亦获得了接近物理极限的次起始斜率(subthreshold slope)值,即趋近于60mV/decade。白金矽化物(PtSi)对p通道而言有着较低之能障高(barrier height) , 因此拥有较大之导通电流,但对n通道而言却大大地降低了导通特性。另外就传导系数(transconductance)而言,在p通道操作模式下,白金矽化物源/汲极元件亦比二矽化钴源/汲极元件来得高。
In this thesis, we proposed and demonstrated a novel nano-scale silicon-on-insulator (SOI) FinFET device. The new device features a metallic silicided source/drain and field-induced S/D extensions. For the device fabrication, the patterning of nano-scale Si lines using electron-beam lithography with NEB-22 or hydrogen silsesquioxane (HSQ) resist was examined firstly. Since the HSQ resist has the advantages of high contrast and less line width fluctuation up to 1nm, the sub-50nm silicon lines can be more easily achieved. Nevertheless, the required high dosage up to several hundreds µC/cm2 and the severe proximity problem make the HSQ unlikely to be used in practical applications. Therefore, NEB-22 e-beam resist, with its potentially higher commercial applicability in the future, was chosen in this work to generate sub-50nm silicon fin patterns. Concomitantly, high etch selectivity between silicon and the underlying silicon dioxide is essential to the nano-scale device fabrication, owing to the use of ultra-thin gate oxide. To overcome this issue, an advanced TCP-9400 poly-Si etcher was employed. An excellent recipe having high etching ratio (up to 200) as well as anisotropic etched profile was successfully developed in this work.
Schottky barrier (SB) MOSFETs generally enjoy simpler and low-temperature processing compared to conventional MOS transistors by employing metallic silicide, in lieu of heavily-doped region, as the source/drain. However, conventional Schottky barrier (SB) MOSFETs were known to suffer from intolerantly high leakage current caused by the field emission of carriers from the drain junction. The high leakage severely degrades the on-/off-state current ratio and essentially rules out their applications to mainstream integrated circuits. In our new device, this problem was effectively solved by the formation of an electrical drain junction which was induced by the sub-gate bias, VG,sub.
Our results show, for the first time, that the new device with Co-silicide source/drain exhibits superior ambipolar characteristics by simply switching the bias polarity on the main-gate and the sub-gate bias. Excellent subthreshold characteristics with high on-/off-state current ratio (close to or higher than 109) and near-ideal subthreshold slope (~ 60 mV/decade) are realized, for the first time, on a single device. Moreover, we show that the new device with Pt-silicided source/drain can further improve the p-channel drivability and transconductance, albeit compromising the capability of bi-channel operation, due to its low barrier height for holes (Φbop = 0.24 V) and a high barrier height for electrons (Φbon = 0.86 V).
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT901706009
http://hdl.handle.net/11536/69640
显示于类别:Thesis