完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 吳素緯 | en_US |
dc.contributor.author | Su-Wei Wu | en_US |
dc.contributor.author | 莊仁輝 | en_US |
dc.contributor.author | 張耀文 | en_US |
dc.contributor.author | Jen-Hui Chuang | en_US |
dc.contributor.author | Yao-Wen Chang | en_US |
dc.date.accessioned | 2014-12-12T02:29:38Z | - |
dc.date.available | 2014-12-12T02:29:38Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT901706038 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/69672 | - |
dc.description.abstract | 在日趨複雜的電路設計中,金屬線 (metal) 長度增長,寬度減小,使電源導線的阻值增大。對於現在數位電路之趨勢是電源電壓愈來愈小,加上電源網之佈局連線的電阻值所造成的壓降,使供應元件的電壓不足,導致電路元件無法正常工作。因此,在數位電路設計中,電源 (power) 是繼時序及面積之後的重要課題。目前,大部分對電源分析的相關研究都是平坦化至基層電路元件的模型,是在完成佈局設計後再完成驗証。因此,處理上需要很高的時間及複雜度,且一旦問題發生,在設計流程也需較繁雜的反覆修正。在本論文中,我們提出一個在平坦規劃 (floorplan) 步驟中,簡單且有效的計算分析電源分佈網與理想電源的落差 (drop)。最後,我們利用商業用的佈局萃取 (layout extraction) 軟体及電源分析 (power analysis) 軟体完成驗証。驗証結果顯示,我們提出的平坦規劃階段的計算模型比較於佈局完成後元件加入電阻及寄生電容之誤差在15%。另外,我們實驗使用真實個案,在電源前題考量下完成較好的平坦規劃,驗証我們提出的計算分析模型,可以完成最佳化的平坦規劃及完成最佳化的電源分佈網,改善在設計流程上反覆修正的問題。 | zh_TW |
dc.description.abstract | In deep sub-micron (DSM) technology, metal widths tend to decrease with length increasing due to the complex system integration. The resistance along the power metal line increases. Additionally, supply voltage scaling will use a lower voltage. As the result, poor power or ground levels may lead to poor logic levels, which causing incorrect operation of gates. Therefore, power is being given comparable weight to area and speed. However, most of the previous works focus on the transistor-level and post-layout verification of power distribution networks. The networks are very large, typically 1 million to 100 million nodes. Iteration cost of detecting and repairing such problems at the end of the design flow is high. In this thesis, in order to enable the single-pass design methodology, we present an efficient modeling technique for analyzing power distribution networks. The main objective is to develop a voltage drop analysis before placement. Experimental results show that the voltage drop analysis at the floorplanning stage produces no more than 15 % error compared to the post-layout voltage drop analysis. The test cases are real designs that were implemented by the Artisan 0.25um CMOS 1P5M technology. After we have applied the approach at the floorplaning stage, the voltage drop error cannot happen at the post-layout verification stage. This shows that our approach is very effective and efficient. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 電源 | zh_TW |
dc.subject | 接地 | zh_TW |
dc.subject | 合成 | zh_TW |
dc.subject | 平面規劃 | zh_TW |
dc.subject | Power | en_US |
dc.subject | Ground | en_US |
dc.subject | Synthesis | en_US |
dc.subject | Floorplanning | en_US |
dc.title | 在平面規劃階段的電源/接地網合成 | zh_TW |
dc.title | Fast Power/Ground Distribution Network Synthesis for Signal Integrity-Driven Floorplanning | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 資訊學院資訊學程 | zh_TW |
顯示於類別: | 畢業論文 |