完整後設資料紀錄
DC 欄位語言
dc.contributor.author鄭兆禛en_US
dc.contributor.authorChao-Chen Chengen_US
dc.contributor.author張國明en_US
dc.contributor.authorKow-Ming Changen_US
dc.date.accessioned2014-12-12T02:30:37Z-
dc.date.available2014-12-12T02:30:37Z-
dc.date.issued2002en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT910428002en_US
dc.identifier.urihttp://hdl.handle.net/11536/70343-
dc.description.abstract氮化鎵為一潛力十足的半導體材料,它的能隙高達3.4 eV,加上高崩潰電場,快速的電子遷移率及不錯的導熱率等特性,不但已大量應用在藍、綠光的發光二級體,下一代的短波長DVD雷射二極體及白光照明,還有高功率及微波通訊元件方面均受各國研發單位的關注與投入。由於相對於矽及砷化鎵半導體材料,氮化鎵的製程技術較不成熟,在邁向大量實用化的路上,仍須在各方面作深入的研究與探索。 本論文研究使用電子迴旋共振原理在1 mTorr的低壓下產生高密度電漿,作為氮化鎵的蝕刻與化學氣相沉積氮化矽介電薄膜的工具,配合相關製程設備,分為三個主要方向探討:首先為乾式蝕刻對p型氮化鎵表面的歐姆接觸及材料特性的影響;第二部份為在n型氮化鎵上沉積氮化矽膜製作金屬-絕緣體-半導體接面的場效電晶體,評估並與其他絕緣材比較其適用性;最後,我們把低溫沉積的氮化矽膜實際應用到發光二極體的鈍化層製作,改善生產良率並可提高亮度。 我們在第一部份中利用氮化鎵發光二極體的最上層P型磊晶,接受電子迴旋共振乾式蝕刻,隨後用鎳金合金製作歐姆接觸,並配合氮氣高密度電漿及快速升溫退火,觀察接觸電性的變化,主要目的是要找出最佳的簡易方式,解決在製作氮化鎵異質雙載子電晶體(HBT)時,p型基極層的接觸電阻特性在蝕刻處理後劣化的問題,我們發現接觸特性在乾蝕刻後會大幅變差,電流電壓曲線由原來直線的歐姆特性轉為類似高蕭基能障所顯現的整流曲線,在700°C快速退火3分鐘可使特性大幅改善,而其它500°C及900°C退火與氮氣電漿處理並無改善作用,肇因蝕刻過程會破壞氮化鎵表面的晶格結構及造成表面氮原子含量的下降,氮原子空缺將使p型半導體表面轉為n型,而且受損的表面極易在運送試片的過程中吸附氧原子,即使大部分的時間試片均保存在氮氣環境下。綜合X光低掠角繞射、原子力顯微鏡、X光光電子頻譜(XPS)及PL (photoluminescence)的分析結果,700°C快速升溫退火可使受損的p型氮化鎵表面晶格重整,降低氧含量,導致電性獲得改善,而氮氣電漿雖可補充表面失去的氮含量,但因表面晶格已遭受破壞,新加入的氮原子無法形成有效的鍵結,極易在後續的熱處理過程再度被釋放出來,所以沒有改善歐姆接處的電性。 第二部份使用了電子迴旋共振化學氣相鍍膜設備在n型氮化鎵上沉積高品質的氮化矽膜,製程溫度僅300°C,但是所得的氮化矽膜的介電特性及光學性質均逼近一般在800°C低壓化學氣相沉積所得的薄膜,適於作為金屬-絕緣體-半導體場效電晶體的絕緣介電層,經由Termann電容電壓關係的分析方法,我們量得其固定電荷(fixed charge)密度為負的1.1x1011 cm-2,介面補捉電荷(interface trapped charge)密度平均在4x1011 cm-2eV-1以下,而在導帶邊際下方0.6 eV處有最低值5x1010 cm-2eV-1。電流電壓特性量得此金屬-絕緣體-半導體的二極體結構擁有不錯的崩潰電場值11.6 MV/cm,即使在350°C環境下仍有5.7 MV/cm,與目前已發表的其他材料與製作方法相比,有製程簡易,同時達到低電荷量與高崩潰電場的特性,而且過程的熱預算(thermal budget)最低,能避磊晶層間的擴散現象。 第二部份另一單元延伸之前的成果,運用紫外光照射於電容二極體在深空乏狀態時,來不及隨電壓變化而反應的介面補捉電荷會被激發釋放,這會產生電容電壓曲線的平移,我們從此平移量求出介面補捉總電荷密度為7x1011 cm-2,可大約換算為3x1011 cm-2eV-1,與前一單元使用Termann分析的結果接近,所以無論介面補捉電荷的反應時間為何,密度值都在4x1011 cm-2eV-1左右。這單元朝向金屬-絕緣體-半導體場效電晶體元件的整合製造方向前進,初步的結果顯示,利用氮化矽絕緣膜作為閘極介電層,對通道電荷量有良好的控制,Auger電子深度分析也顯示閘極介面完整陡峭。在元件間的隔絕方面,可使用氧離子的離子佈值方法與其他製程模組整合起來。 在第三部份中,我們仍使用電子迴旋共振化學氣相鍍膜設備,在接近室溫下沉積氮化矽膜,搭配掀光阻(lift-off)技術,在不更動氮化鎵發光二極體原生產流程的狀況下,附加至最後步驟,可提高後續封裝的良率,並運用相長性干涉原裡,提升原有亮度的6%,而且由於此鈍化層的保護,在高溫高溼的可靠度測試,結果也有改善。zh_TW
dc.description.abstractGaN is a highly potential semiconductor material with the properties of wide bandgap (3.4 eV), high breakdown electric field, high carrier mobility and fair thermal conductivity. It is not only applied widely in the blue and green light emitting diodes (LEDs), but also regarded as the key material to fulfill the next generation DVD laser diodes (LDs). In the aspect of high power electronics and microwave communication, it also attracts much attention and intensive research. However, the processing technologies are not as mature as those developed in Si and GaAs materials. There are a number of obstacles to be overcome before these advanced devices are commercially available. In this thesis, we used the electron cyclotron resonance principle to generate high-density plasma at such a low pressure of 1 mTorr for etching GaN and chemically depositing silicon nitride dielectric films. There are three aspects under investigation accompanied by other facilities. First of all, we focused upon the effect of dry etching on the ohmic contact to p-type GaN and surface properties. Secondly, silicon nitride film was used as the gate dielectric for GaN-based metal-insulator-semiconductor field effect transistors (MISFETs). The characteristics were assessed and compared with other gate materials. At last, the silicon nitride film was deposited at low temperatures for passivation of LEDs practically. We found that the packaging yield was greatly increased and the light output was enhanced with this passivation procedure. In Part 1, the p-type layer of a GaN-based LED wafer was etched by the ECR-RIE etcher and then Ni/Au alloy was used as the ohmic contact. The post-etch treatments included N2 plasma treatment and rapid thermal annealing. The variation of contact characteristics was observed by current-voltage (I-V) curves. The main purpose was to find an easy way to recover the degradation of contact properties followed by dry etching on the p-type base layer when heterojunction bipolar transistors (HBTs) were fabricated. We found that the contact performance was getting worse significantly after the dry etching treatment. The original linear curve became a nonlinear one similar to the I-V characteristics of Schottky barriers. The RTA treatment at 700°C for 3 minutes would improve the performance very much, but RTA at other temperatures and N2-plasma treatment could not have this effect. The RIE treatment would damage the surface lattice structure and produce N vacancies, which transform the surface into n-type GaN. In addition, the damaged surface tended to adsorb oxygen, even though the samples were kept in N2 ambiences. From grazing incident angle X-ray diffraction (GIXD), atomic force microscopy (AFM), X-ray photospectroscopy and photoluminescence (PL) analyses, RTA at 700°C could cause the reconstruction of the surface lattice and the decrease of oxygen content. Although the N2 plasma treatment supplemented the nitrogen loss caused by RIE, these added atoms could not form effective bonds with the surface and easily escape again in the alloying process. In Part 2, we used ECR-CVD to deposit a high-quality silicon nitride film at 300°C. The dielectric and optical properties of an obtained film were close to the film deposited by low pressure chemical vapor deposition at 800°C. This film is adequate to be the gate dielectric of MISFET. By the analysis of Termann method, the capacitance-voltage (C-V) result showed that the negative fixed charge density was 1.1x1011 cm-2, and the interface trapped charge density was lower than 4x1011 cm-2eV-1. The lowest value appeared to be 5x1010 cm-2eV-1 at 0.6 eV below the conduction band edge. From I-V measurement, the MIS-diode exhibited a high breakdown field of 11.6 MV/cm. Even at 350°C, the breakdown field was higher than 5.7 MV/cm. Compared with the materials that have been published so far, the silicon nitride gate dielectric has the advantages of simple structures, high breakdown field as well as low interface charge densities. Moreover, the whole process consumes little thermal budget and can prevent the diffusion between different epitaxial layers. In the other chapter of Part 2, we utilized another method to confirm the result from Termann analysis. The MIS capacitor, driven into deep depletion region, .was exposed to UV light illumination from a GaN LED. The interface trapped charges, which could not catch up the sweeping voltage, were excited and released from the trap sites. This would cause the C-V curve shift, and the average charge density could be obtained from this shift. The value is 3x1011 cm-2eV-1 and close to the result in the former chapter. The technologies involved in the process integration of MISFET were also proposed. The initial result demonstrated that the channel conductance was controlled well by the gate voltage. From Auger electron analysis, the interface between the dielectric and the semiconductor was steep and apparent. Oxygen ion implantation was used as the isolation method that can endure the normal operating temperature. In Part 3, we still utilized ECR-CVD to deposit silicon nitride films for LED passivation. The deposition temperature was as low as room temperature, and the lift-off technique could be adopted to be compatible with the original fabrication steps. The packaging yield was raised and the light output was enhanced by 6% with the passivation layer. Besides, the reliability with high temperature and humidity tests was improved.en_US
dc.language.isozh_TWen_US
dc.subject氮化鎵zh_TW
dc.subject電子迴旋共振zh_TW
dc.subject氮化矽zh_TW
dc.subject鈍化zh_TW
dc.subject高密度電漿zh_TW
dc.subject發光二極體zh_TW
dc.subjectGaNen_US
dc.subjectECRen_US
dc.subjectSiNen_US
dc.subjectPassivationen_US
dc.subjectHDPen_US
dc.subjectLEDen_US
dc.subjectTermanen_US
dc.title使用電子迴旋共振電漿處理技術於表面蝕刻之特性研究及開發氮化鎵的閘極介電與鈍化絕緣薄膜之應用zh_TW
dc.titleUsing ECR-plasma Processing Technology to Investigate the RIE-treated Surface and to Form the Gate Dielectric and Passivation Insulator for GaN Applicationen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文