完整後設資料紀錄
DC 欄位語言
dc.contributor.author鄒年凱en_US
dc.contributor.authorNiain-Kai Zousen_US
dc.contributor.author汪大暉en_US
dc.contributor.authorTahui Wangen_US
dc.date.accessioned2014-12-12T02:30:38Z-
dc.date.available2014-12-12T02:30:38Z-
dc.date.issued2002en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT910428018en_US
dc.identifier.urihttp://hdl.handle.net/11536/70358-
dc.description.abstract在本論文中,首先將探討在穿隧氧化層中因熱電洞注入而產生的暫態漏電流。氧化層中正電荷的存在會幫助電子穿隧通過氧化層,吾人發現此為造成加壓後閘極漏電流形成的主因,而其暫態效應則歸因於正電荷穿隧脫離氧化層所造成此漏電路徑的消失。此種閘極漏電流與正電荷穿隧脫離氧化層所造成的基極電流其與時間的關係皆可用t-n來描述,而其n值對兩者而言分別為0.7與1。吾人並推導出解析公式來描述其時變性,而根據此公式,其n值與電子和電洞的質量、穿隧能障的大小相關。在實驗方面,吾人驗證了此閘極暫態電流與基極漏電流是呈正相關的,因此基極漏電流可作為評估閘極暫態漏電流的指標。藉由適當的熱電子注射,可大幅消減此一因氧化層正電荷存在所造成的閘極漏電流。 基於上述觀察所得,吾人重新檢視在穿隧氧化層中因Fowler-Nordheim (FN)加壓所形成的漏電流的機制與特性。由於FN所產生的正電荷通常會累積在氧化層中接近陽極處,因此在加壓和量測極性相反時,吾人可以觀測到較大而顯著的閘極暫態漏電流。在-FN的加壓與正偏壓的量測下,基極與閘極暫態漏電的正相關性,再一次的被驗證。而在因+FN加壓所形成的漏電中,吾人發現其穩態部分,隨加壓時間,會呈現先上升後下降的轉折特性。此一現象與+FN加壓時,閘極所反映出來的加壓電流特性相似,也隱含了此穩態漏電流與氧化層中正電荷的產生具有關聯。綜合來說,-FN加壓所導致的暫態漏電流與+FN所引發的穩態漏電流皆與正電荷的形成相關。 為能更進一步了解氧化層暫態漏電流在快閃式記億元件中因擾動所產生的臨界電壓飄移現象裡,所扮演的角色,吾人提出一數位模擬方法來準確的評估閘極和基極漏電流與電場和時間的關係,並根據此模型解釋在快閃式記億元件上所觀測到臨界電壓擾動的時變性。另外吾人發現正電荷在氧化層中形成的位置,會隨著加壓方式而有所不同,並對漏電流的大小產生很大的影響。而在Vs=3V時,此漏電流是最小的。此漏電流的主導機制會隨著氧化層厚度而有所轉變,根據吾人的實驗,當氧化層厚度從100Å下降到45Å時,其主導機制也會由正電荷所引發的電子穿隧電流漸漸變成由中性缺陷所幫助的漏電流。在漏電流的防治上,除前述電性中和法外,使用DDD結構或是利用NO來強化氧化層,皆可降低漏電流。 在超薄氧化層中,電荷幫浦法的準確性及適用性因漏電流的存在而備受質疑。因此根據基極漏電流形成的原因,吾人評估在使用電荷幫浦法時,其閘極電壓的可用範圍,以降低漏電流對此方法所產生的影響。在適當選取加壓範圍後,即使氧化層向下縮減到1.6nm,電荷幫浦法仍是一種觀測界面缺陷的好方法。而此範圍的大小,則取決於氧化層的厚度、閘極的長短與量測時所使用的頻率。 而在氧化層軟性崩潰上,吾人發現在崩潰後,元件在負偏壓量測下,所觀測到的基極漏電流與崩潰位置有很強烈的關係。假設此崩潰點發生在通道之內,所量測到的基極漏電流,大部份為閘極入射電子在基極中與電洞中和所產生的電流。而另一方面,若崩潰點是在靠近源極或汲極處,則因閘極電場會穿刺進入基極,會在源極或汲極處引發能帶對能帶間的穿隧電流。基於對此漏電流機制的了解,吾人提出一藉由基極電流的變化,來觀測崩潰位置的方法。zh_TW
dc.description.abstractThe transient behavior of hot hole stress induced leakage current (SILC) in tunnel oxides is investigated. The dominant SILC mechanism is positive oxide charge assisted tunneling (PCAT). The transient effect of SILC is attributed to positive oxide charge detrapping and thus the reduction of PCAT current. Our study shows that both SILC and stress induced substrate current have power law time-dependence t-n with the power factor n about 0.7 and 1, respectively. An analytical model is provided and the power factor n is dependent on both effective electron and hole tunneling barrier heights and their tunneling masses. A correlation between SILC and stress induced substrate current is observed. Stress induced low-field Ib can therefore be used as an effective monitor for PCAT effect in SILC. By using an appropriate hot electron injection technique, the PCAT current can be greatly reduced. Based on this knowledge, the mechanisms and characteristics of FN SILC in tunnel oxides are re-examined. A larger SILC and a more significant transient effect is observed with opposite stress and measurement polarities due to the positive oxide charges generated by FN stress are usually trapped in the anode side. A correlation between –FN SILC and the substrate current is obtained again. The DC component of +FN SILC exhibits a turn around feature that is similar to the +FN stress gate current. The transient component of -FN SILC and the DC component of +FN SILC are attributed to positive oxide charge assisted tunneling current. Numerical analysis for PCAT current incorporating a trapped charge caused Coulombic potential in the tunneling barrier is performed to evaluate the time- and field-dependence of SILC and the substrate current. Based on our model, the evolution of threshold voltage shift with read-disturb time in a flash EEPROM cell is derived. In addition, we found that the +Qox position varies with erase stress bias and has a large effect on SILC. The Ib and SILC are found to be smallest around Vs=3V. The dependence of SILC on oxide thickness is explored. As oxide thickness reduces from 100Å to 53Å, the dominant SILC mechanism is found to change from PCAT to neutral trap assisted tunneling. Finally, the DDD structure and nitrided oxides are suggested to reduce the SILC transients. The accuracy and validity of charge pumping (CP) method is questionable in ultra-thin gate oxide MOSFET’s due to the increase of the direct tunneling currents at low gate biases. A gate pulsing window for the CP technique is proposed to reduce the influence of this parasitic leakage current effect. Within the window, the CP method is still an excellent tool to measure the average interface trap density. On the other hand, the values of substrate currents must be taken into consideration while the gate pulsing bias is outside the window. Moreover, the range of this window strongly depends on the gate oxide thickness, the channel length and the gate pulsing frequency. For the first time, we report the strong location dependence of substrate current after soft-breakdown under gate injection. The substrate current contributed by the channel recombination is positive and will increase abruptly if a soft breakdown path is located within the channel region. On the other hand, this substrate current turns out to be negative and larger while the soft breakdown is located within the gate-to-source (drain) overlap region. In this latter case, the increment of negative substrate current after soft breakdown is probably due to the band-to-band current induced by gate voltage penetration into the edge. This finding facilitates the detection of the location of SBD events.en_US
dc.language.isoen_USen_US
dc.subject漏電zh_TW
dc.subject氧化層zh_TW
dc.subject穿隧氧化層zh_TW
dc.subject快閃式記憶體zh_TW
dc.subjectleakage currenten_US
dc.subjectoxideen_US
dc.subjecttunnel oxideen_US
dc.subjectflash EEPROMen_US
dc.title積體電路元件中因氧化層漏電所引發可靠性問題的探討zh_TW
dc.titleinvestigation of oxide leakage current related reliability issues in VLSI devicesen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文