標題: Transient-Induced Latchup in CMOS ICs Under Electrical Fast-Transient Test
作者: Yen, Cheng-Cheng
Ker, Ming-Dou
Chen, Tung-Yang
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Board-level noise filter;electrical fast transient (EFT);latchup;silicon-controlled rectifier (SCR);transient-induced latchup (TLU)
公開日期: 1-Jun-2009
摘要: The occurrence of transient-induced latchup (TLU) in CMOS integrated circuits (10) under electrical fast-transient (EFT) tests is studied. The test chip with the parasitic silicon-controlled-rectifier (SCR) structure fabricated by a 0.18-mu m CMOS process was used in EFT tests. For physical mechanism characterization, the specific "swept-back" current caused by the minority carriers stored within the parasitic PNPN structure of CMOS ICs is the major cause of TLU under EFT tests. Different types of board-level noise filter networks are evaluated to find their effectiveness for improving the immunity of CMOS ICs against TLU under EFT tests. By choosing the proper components in each noise filter network, the TLU immunity of CMOS ICs against EFT tests can be greatly improved.
URI: http://dx.doi.org/10.1109/TDMR.2009.2015938
http://hdl.handle.net/11536/7194
ISSN: 1530-4388
DOI: 10.1109/TDMR.2009.2015938
期刊: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY
Volume: 9
Issue: 2
起始頁: 255
結束頁: 264
Appears in Collections:Articles


Files in This Item:

  1. 000266722900021.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.