完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Jung-Sheng | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:09:26Z | - |
dc.date.available | 2014-12-08T15:09:26Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-0918-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7201 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/RELPHY.2007.370002 | en_US |
dc.description.abstract | The influence of gate tunneling leakage on the circuit performances of phase locked loop (PLL) in nanoscale CMOS technology has been investigated by simulation. The basic PLL with second-order loop filter is used to simulate the impact of gate tunneling leakage on performance degradation of PLL in a standard 90-nm CMOS process. The MOS capacitors with different oxide thicknesses are used to investigate this impact to PLL. The locked time, static phase error, and jitter of second-order PLL are degraded by the gate tunneling leakage of MOS capacitor in loop filter. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Impact of gate tunneling leakage on performances of phase locked loop circuit in nanoscale CMOS technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/RELPHY.2007.370002 | en_US |
dc.identifier.journal | 2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL | en_US |
dc.citation.spage | 664 | en_US |
dc.citation.epage | 665 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000246989600143 | - |
顯示於類別: | 會議論文 |