標題: | Low Complexity Synchronization Design of an OFDM Receiver for DVB-T/H |
作者: | Wei, Ting-Chen Liu, Wei-Chang Tseng, Chi-Yao Jou, Shyh-Jye 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | OFDM;Synchronization;DVB |
公開日期: | 1-May-2009 |
摘要: | In this paper, an OFDM baseband receiver for DVB-T/H is presented. The receiver contains four synchronizations, an OFDM symbol synchronization, a carrier synchronization, a sampling clock synchronization and a scattered pilots synchronization. This paper proposes several novel designs to reduce the synchronization latency and hardware complexity. The carrier and clock synchronization loops are fully digitalized schemes. The scattered pilots synchronization adopts a two stages scheme to reduce the detection latency. In addition, the pre-filling scheme reduces the latency of channel estimation. The design result shows that the equivalent gate count is about 810K gates including 102.8KB memory(1). |
URI: | http://dx.doi.org/10.1109/TCE.2009.5174401 http://hdl.handle.net/11536/7319 |
ISSN: | 0098-3063 |
DOI: | 10.1109/TCE.2009.5174401 |
期刊: | IEEE TRANSACTIONS ON CONSUMER ELECTRONICS |
Volume: | 55 |
Issue: | 2 |
起始頁: | 408 |
結束頁: | 413 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.