完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWang, Chang-Tzuen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:09:50Z-
dc.date.available2014-12-08T15:09:50Z-
dc.date.issued2009-03-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2008.2012372en_US
dc.identifier.urihttp://hdl.handle.net/11536/7533-
dc.description.abstractAn ultra-low-leakage power-rail ESD clamp circuit, composed of the SCR device and new ESD detection circuit, has been proposed with consideration of gate current to reduce the standby leakage current. By controlling the gate current of the devices in the ESD detection circuit under a specified bias condition, the whole power-rail ESD clamp circuit can achieve an ultra-low standby leakage current. The new proposed circuit has been fabricated in a 1 V 65 nm CMOS process for experimental verification. The new proposed power-rail ESD clamp circuit can achieve 7 kV HBM and 325 V MM ESD levels while consuming only a standby leakage current of 96 nA at 1 V bias in room temperature and occupying an active area of only 49 mu m x 21 mu m.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectgate leakageen_US
dc.subjectpower-rail ESD clamp circuiten_US
dc.subjectsilicon controlled rectifier (SCR)en_US
dc.titleDesign of Power-Rail ESD Clamp Circuit With Ultra-Low Standby Leakage Current in Nanoscale CMOS Technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2008.2012372en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume44en_US
dc.citation.issue3en_US
dc.citation.spage956en_US
dc.citation.epage964en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000263918900025-
dc.citation.woscount16-
顯示於類別:期刊論文


文件中的檔案:

  1. 000263918900025.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。