Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Wu, Chung-Yu | en_US |
| dc.contributor.author | Wang, Wen-Chieh | en_US |
| dc.contributor.author | Shahroury, Fadi R. | en_US |
| dc.contributor.author | Huang, Zue-Der | en_US |
| dc.contributor.author | Zhan, Hao-Jie | en_US |
| dc.date.accessioned | 2014-12-08T15:09:56Z | - |
| dc.date.available | 2014-12-08T15:09:56Z | - |
| dc.date.issued | 2009-03-01 | en_US |
| dc.identifier.issn | 0925-1030 | en_US |
| dc.identifier.uri | http://dx.doi.org/10.1007/s10470-007-9130-0 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/7592 | - |
| dc.description.abstract | A new high frequency CMOS current-mode receiver front-end composed of a current-mode low noise amplifier (LNA) and a current-mode down-conversion mixer has been proposed in the frequency band of 24 GHz and fabricated in 0.13-mu m 1P8M CMOS technology. The measurement of the current-mode receiver front-end exhibits a conversion gain of 11.3 dB, a noise figure (NF) of 14.2 dB, the input-referred 1-dB compression point (P-(1) (dB)) of -13.5 dBm and the input-referred third-order intercept point (P (IIP3)) of -1 dBm. The receiver dissipates 27.8 mW where the supply of LNA is 0.8 V and the supply of mixer is 1.2 V. The power consumption of output buffer is not included. The receiver front-end occupies the active area of 1.45 x 0.72 mm(2) including testing pads. The measured results show that the proposed current-mode approach can be applied to a high-frequency receiver front-end and is capable of low-voltage applications in the advanced CMOS technologies. | en_US |
| dc.language.iso | en_US | en_US |
| dc.subject | 24-GHz | en_US |
| dc.subject | CMOS | en_US |
| dc.subject | Current-mode | en_US |
| dc.subject | Receiver front-end | en_US |
| dc.title | Current-mode design techniques in low-voltage 24-GHz RF CMOS receiver front-end | en_US |
| dc.type | Article | en_US |
| dc.identifier.doi | 10.1007/s10470-007-9130-0 | en_US |
| dc.identifier.journal | ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING | en_US |
| dc.citation.volume | 58 | en_US |
| dc.citation.issue | 3 | en_US |
| dc.citation.spage | 183 | en_US |
| dc.citation.epage | 195 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000262668000002 | - |
| dc.citation.woscount | 1 | - |
| Appears in Collections: | Articles | |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.

